25994b299c82fe5dbcdd1b305edc7f57b3649662
[linux.git] /
1 #ifndef __src_common_sdk_nvidia_inc_ctrl_ctrl2080_ctrl2080internal_h__
2 #define __src_common_sdk_nvidia_inc_ctrl_ctrl2080_ctrl2080internal_h__
3
4 /* Excerpt of RM headers from https://github.com/NVIDIA/open-gpu-kernel-modules/tree/535.54.03 */
5
6 /*
7  * SPDX-FileCopyrightText: Copyright (c) 2020-2023 NVIDIA CORPORATION & AFFILIATES. All rights reserved.
8  * SPDX-License-Identifier: MIT
9  *
10  * Permission is hereby granted, free of charge, to any person obtaining a
11  * copy of this software and associated documentation files (the "Software"),
12  * to deal in the Software without restriction, including without limitation
13  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
14  * and/or sell copies of the Software, and to permit persons to whom the
15  * Software is furnished to do so, subject to the following conditions:
16  *
17  * The above copyright notice and this permission notice shall be included in
18  * all copies or substantial portions of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
25  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26  * DEALINGS IN THE SOFTWARE.
27  */
28
29 #define NV2080_CTRL_CMD_INTERNAL_DISPLAY_GET_STATIC_INFO (0x20800a01) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_DISPLAY_GET_STATIC_INFO_PARAMS_MESSAGE_ID" */
30
31 typedef struct NV2080_CTRL_INTERNAL_DISPLAY_GET_STATIC_INFO_PARAMS {
32     NvU32  feHwSysCap;
33     NvU32  windowPresentMask;
34     NvBool bFbRemapperEnabled;
35     NvU32  numHeads;
36     NvBool bPrimaryVga;
37     NvU32  i2cPort;
38     NvU32  internalDispActiveMask;
39 } NV2080_CTRL_INTERNAL_DISPLAY_GET_STATIC_INFO_PARAMS;
40
41 #define NV2080_CTRL_INTERNAL_GR_MAX_ENGINES         8
42
43 #define NV2080_CTRL_INTERNAL_ENGINE_CONTEXT_PROPERTIES_ENGINE_ID_COUNT 0x19
44
45 typedef struct NV2080_CTRL_INTERNAL_ENGINE_CONTEXT_BUFFER_INFO {
46     NvU32 size;
47     NvU32 alignment;
48 } NV2080_CTRL_INTERNAL_ENGINE_CONTEXT_BUFFER_INFO;
49
50 typedef struct NV2080_CTRL_INTERNAL_STATIC_GR_CONTEXT_BUFFERS_INFO {
51     NV2080_CTRL_INTERNAL_ENGINE_CONTEXT_BUFFER_INFO engine[NV2080_CTRL_INTERNAL_ENGINE_CONTEXT_PROPERTIES_ENGINE_ID_COUNT];
52 } NV2080_CTRL_INTERNAL_STATIC_GR_CONTEXT_BUFFERS_INFO;
53
54 typedef struct NV2080_CTRL_INTERNAL_STATIC_GR_GET_CONTEXT_BUFFERS_INFO_PARAMS {
55     NV2080_CTRL_INTERNAL_STATIC_GR_CONTEXT_BUFFERS_INFO engineContextBuffersInfo[NV2080_CTRL_INTERNAL_GR_MAX_ENGINES];
56 } NV2080_CTRL_INTERNAL_STATIC_GR_GET_CONTEXT_BUFFERS_INFO_PARAMS;
57
58 #define NV2080_CTRL_CMD_INTERNAL_STATIC_KGR_GET_CONTEXT_BUFFERS_INFO (0x20800a32) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_STATIC_KGR_GET_CONTEXT_BUFFERS_INFO_PARAMS_MESSAGE_ID" */
59
60 #define NV2080_CTRL_CMD_INTERNAL_DISPLAY_WRITE_INST_MEM (0x20800a49) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_DISPLAY_WRITE_INST_MEM_PARAMS_MESSAGE_ID" */
61
62 typedef struct NV2080_CTRL_INTERNAL_DISPLAY_WRITE_INST_MEM_PARAMS {
63     NV_DECLARE_ALIGNED(NvU64 instMemPhysAddr, 8);
64     NV_DECLARE_ALIGNED(NvU64 instMemSize, 8);
65     NvU32 instMemAddrSpace;
66     NvU32 instMemCpuCacheAttr;
67 } NV2080_CTRL_INTERNAL_DISPLAY_WRITE_INST_MEM_PARAMS;
68
69 #define NV2080_CTRL_CMD_INTERNAL_DISPLAY_CHANNEL_PUSHBUFFER (0x20800a58) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_DISPLAY_CHANNEL_PUSHBUFFER_PARAMS_MESSAGE_ID" */
70
71 typedef struct NV2080_CTRL_INTERNAL_DISPLAY_CHANNEL_PUSHBUFFER_PARAMS {
72     NvU32  addressSpace;
73     NV_DECLARE_ALIGNED(NvU64 physicalAddr, 8);
74     NV_DECLARE_ALIGNED(NvU64 limit, 8);
75     NvU32  cacheSnoop;
76     NvU32  hclass;
77     NvU32  channelInstance;
78     NvBool valid;
79 } NV2080_CTRL_INTERNAL_DISPLAY_CHANNEL_PUSHBUFFER_PARAMS;
80
81 #define NV2080_CTRL_CMD_INTERNAL_INTR_GET_KERNEL_TABLE (0x20800a5c) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_PARAMS_MESSAGE_ID" */
82
83 #define NV2080_CTRL_INTERNAL_INTR_MAX_TABLE_SIZE       128
84
85 typedef enum NV2080_INTR_CATEGORY {
86     NV2080_INTR_CATEGORY_DEFAULT = 0,
87     NV2080_INTR_CATEGORY_ESCHED_DRIVEN_ENGINE = 1,
88     NV2080_INTR_CATEGORY_ESCHED_DRIVEN_ENGINE_NOTIFICATION = 2,
89     NV2080_INTR_CATEGORY_RUNLIST = 3,
90     NV2080_INTR_CATEGORY_RUNLIST_NOTIFICATION = 4,
91     NV2080_INTR_CATEGORY_UVM_OWNED = 5,
92     NV2080_INTR_CATEGORY_UVM_SHARED = 6,
93     NV2080_INTR_CATEGORY_ENUM_COUNT = 7,
94 } NV2080_INTR_CATEGORY;
95
96 typedef struct NV2080_INTR_CATEGORY_SUBTREE_MAP {
97     NvU8 subtreeStart;
98     NvU8 subtreeEnd;
99 } NV2080_INTR_CATEGORY_SUBTREE_MAP;
100
101 typedef struct NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_ENTRY {
102     NvU16 engineIdx;
103     NvU32 pmcIntrMask;
104     NvU32 vectorStall;
105     NvU32 vectorNonStall;
106 } NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_ENTRY;
107
108 typedef struct NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_PARAMS {
109     NvU32                                            tableLen;
110     NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_ENTRY table[NV2080_CTRL_INTERNAL_INTR_MAX_TABLE_SIZE];
111     NV2080_INTR_CATEGORY_SUBTREE_MAP                 subtreeMap[NV2080_INTR_CATEGORY_ENUM_COUNT];
112 } NV2080_CTRL_INTERNAL_INTR_GET_KERNEL_TABLE_PARAMS;
113
114 #define NV2080_CTRL_CMD_INTERNAL_FBSR_INIT (0x20800ac2) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_FBSR_INIT_PARAMS_MESSAGE_ID" */
115
116 typedef struct NV2080_CTRL_INTERNAL_FBSR_INIT_PARAMS {
117     NvU32    fbsrType;
118     NvU32    numRegions;
119     NvHandle hClient;
120     NvHandle hSysMem;
121     NV_DECLARE_ALIGNED(NvU64 gspFbAllocsSysOffset, 8);
122     NvBool   bEnteringGcoffState;
123 } NV2080_CTRL_INTERNAL_FBSR_INIT_PARAMS;
124
125 #define NV2080_CTRL_CMD_INTERNAL_FBSR_SEND_REGION_INFO (0x20800ac3) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_FBSR_SEND_REGION_INFO_PARAMS_MESSAGE_ID" */
126
127 typedef struct NV2080_CTRL_INTERNAL_FBSR_SEND_REGION_INFO_PARAMS {
128     NvU32    fbsrType;
129     NvHandle hClient;
130     NvHandle hVidMem;
131     NV_DECLARE_ALIGNED(NvU64 vidOffset, 8);
132     NV_DECLARE_ALIGNED(NvU64 sysOffset, 8);
133     NV_DECLARE_ALIGNED(NvU64 size, 8);
134 } NV2080_CTRL_INTERNAL_FBSR_SEND_REGION_INFO_PARAMS;
135
136 #define NV2080_CTRL_CMD_INTERNAL_INIT_BRIGHTC_STATE_LOAD (0x20800ac6) /* finn: Evaluated from "(FINN_NV20_SUBDEVICE_0_INTERNAL_INTERFACE_ID << 8) | NV2080_CTRL_INTERNAL_INIT_BRIGHTC_STATE_LOAD_PARAMS_MESSAGE_ID" */
137
138 #define NV2080_CTRL_ACPI_DSM_READ_SIZE                   (0x1000) /* finn: Evaluated from "(4 * 1024)" */
139
140 typedef struct NV2080_CTRL_INTERNAL_INIT_BRIGHTC_STATE_LOAD_PARAMS {
141     NvU32 status;
142     NvU16 backLightDataSize;
143     NvU8  backLightData[NV2080_CTRL_ACPI_DSM_READ_SIZE];
144 } NV2080_CTRL_INTERNAL_INIT_BRIGHTC_STATE_LOAD_PARAMS;
145
146 #endif