PCI: dwc: endpoint: Fix dw_pcie_ep_raise_msix_irq() alignment support
authorNiklas Cassel <niklas.cassel@wdc.com>
Tue, 28 Nov 2023 13:22:30 +0000 (14:22 +0100)
committerKrzysztof Wilczyński <kwilczynski@kernel.org>
Mon, 18 Dec 2023 01:09:21 +0000 (01:09 +0000)
commit2217fffcd63f86776c985d42e76daa43a56abdf1
tree18ddf821f9138d419942a504d2a9385b068bff55
parentedd6ae1022a659b47586b64fa93c615ee14efd94
PCI: dwc: endpoint: Fix dw_pcie_ep_raise_msix_irq() alignment support

Commit 6f5e193bfb55 ("PCI: dwc: Fix dw_pcie_ep_raise_msix_irq() to get
correct MSI-X table address") modified dw_pcie_ep_raise_msix_irq() to
support iATUs which require a specific alignment.

However, this support cannot have been properly tested.

The whole point is for the iATU to map an address that is aligned,
using dw_pcie_ep_map_addr(), and then let the writel() write to
ep->msi_mem + aligned_offset.

Thus, modify the address that is mapped such that it is aligned.
With this change, dw_pcie_ep_raise_msix_irq() matches the logic in
dw_pcie_ep_raise_msi_irq().

Link: https://lore.kernel.org/linux-pci/20231128132231.2221614-1-nks@flawful.org
Fixes: 6f5e193bfb55 ("PCI: dwc: Fix dw_pcie_ep_raise_msix_irq() to get correct MSI-X table address")
Signed-off-by: Niklas Cassel <niklas.cassel@wdc.com>
Signed-off-by: Krzysztof Wilczyński <kwilczynski@kernel.org>
Reviewed-by: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
Cc: stable@vger.kernel.org # 5.7
Cc: Kishon Vijay Abraham I <kishon@kernel.org>
drivers/pci/controller/dwc/pcie-designware-ep.c