target/arm: Implement VFP fp16 VMOV between gp and halfprec registers
authorPeter Maydell <peter.maydell@linaro.org>
Fri, 28 Aug 2020 18:33:30 +0000 (19:33 +0100)
committerPeter Maydell <peter.maydell@linaro.org>
Tue, 1 Sep 2020 10:19:32 +0000 (11:19 +0100)
commit46a4b854525cb9f34a611f6ada6cdff1eab0ac2d
treeed4928cfc83e2868883cc8570ca2e08ac3c4dbcc
parentf61e5c43b86907dea17f431b528d806659d62bcb
target/arm: Implement VFP fp16 VMOV between gp and halfprec registers

Implement the VFP fp16 variant of VMOV that transfers a 16-bit
value between a general purpose register and a VFP register.

Note that Rt == 15 is UNPREDICTABLE; since this insn is v8 and later
only we have no need to replicate the old "updates CPSR.NZCV"
behaviour that the singleprec version of this insn does.

Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20200828183354.27913-22-peter.maydell@linaro.org
target/arm/translate-vfp.c.inc
target/arm/vfp.decode