staging: iio: ad2s1210: Fix SPI reading
authorDragos Bogdan <dragos.bogdan@analog.com>
Wed, 29 Apr 2020 07:21:29 +0000 (10:21 +0300)
committerJonathan Cameron <Jonathan.Cameron@huawei.com>
Sun, 3 May 2020 11:35:03 +0000 (12:35 +0100)
commit5e4f99a6b788047b0b8a7496c2e0c8f372f6edf2
tree1920a89718d5fdb07ced83a470358dcb65edf6cb
parentaad4742fbf0a560c25827adb58695a4497ffc204
staging: iio: ad2s1210: Fix SPI reading

If the serial interface is used, the 8-bit address should be latched using
the rising edge of the WR/FSYNC signal.

This basically means that a CS change is required between the first byte
sent, and the second one.
This change splits the single-transfer transfer of 2 bytes into 2 transfers
with a single byte, and CS change in-between.

Note fixes tag is not accurate, but reflects a point beyond which there
are too many refactors to make backporting straight forward.

Fixes: b19e9ad5e2cb ("staging:iio:resolver:ad2s1210 general driver cleanup.")
Signed-off-by: Dragos Bogdan <dragos.bogdan@analog.com>
Signed-off-by: Alexandru Ardelean <alexandru.ardelean@analog.com>
Cc: <Stable@vger.kernel.org>
Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
drivers/staging/iio/resolver/ad2s1210.c