clk: samsung: exynosautov9: correct register offsets of peric0/c1
authorChanho Park <chanho61.park@samsung.com>
Wed, 27 Jul 2022 02:13:57 +0000 (11:13 +0900)
committerKrzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Tue, 23 Aug 2022 06:15:22 +0000 (09:15 +0300)
commit67d98943408bce835185688cb75ebbb45b91e572
treeebaff8a8c48ad0f916ce9c813e5c527b37741dce
parent6ac24a3a24a9e88f5e1ee8e96fd9d39fcab28b3f
clk: samsung: exynosautov9: correct register offsets of peric0/c1

Some register offsets of peric0 and peric1 cmu blocks need to be
corrected and re-ordered by numerical order.

Fixes: f2dd366992d0 ("clk: samsung: exynosautov9: add cmu_peric0 clock support")
Fixes: b35f27fe73d8 ("clk: samsung: exynosautov9: add cmu_peric1 clock support")
Signed-off-by: Chanho Park <chanho61.park@samsung.com>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Acked-by: Chanwoo Choi <cw00.choi@samsung.com>
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Link: https://lore.kernel.org/r/20220727021357.152421-4-chanho61.park@samsung.com
drivers/clk/samsung/clk-exynosautov9.c