arm64/hw_breakpoint: Directly use ESR_ELx_WNR for an watchpoint exception
authorAnshuman Khandual <anshuman.khandual@arm.com>
Thu, 29 Feb 2024 08:34:31 +0000 (14:04 +0530)
committerCatalin Marinas <catalin.marinas@arm.com>
Fri, 1 Mar 2024 17:36:51 +0000 (17:36 +0000)
commit9d6b6789c8787fb1183d176a00569fb9b192243d
tree42d5335dbd1d767e36a5d7c6455e84274091f30b
parent622442666dcca0f273fd8b1adf80cd1893ed88cf
arm64/hw_breakpoint: Directly use ESR_ELx_WNR for an watchpoint exception

Let's use existing ISS encoding for an watchpoint exception i.e ESR_ELx_WNR
This represents an instruction's either writing to or reading from a memory
location during an watchpoint exception. While here this drops non-standard
macro AARCH64_ESR_ACCESS_MASK.

Cc: Will Deacon <will@kernel.org>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: linux-arm-kernel@lists.infradead.org
Cc: linux-kernel@vger.kernel.org
Reviewed-by: Mark Brown <broonie@kernel.org>
Signed-off-by: Anshuman Khandual <anshuman.khandual@arm.com>
Acked-by: Mark Rutland <mark.rutland@arm.com>
Link: https://lore.kernel.org/r/20240229083431.356578-1-anshuman.khandual@arm.com
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
arch/arm64/include/asm/hw_breakpoint.h
arch/arm64/kernel/hw_breakpoint.c