drm/amd/pm: reverse mclk and fclk clocks levels for vangogh
authorTim Huang <Tim.Huang@amd.com>
Sun, 21 May 2023 03:10:19 +0000 (11:10 +0800)
committerAlex Deucher <alexander.deucher@amd.com>
Wed, 31 May 2023 20:48:11 +0000 (16:48 -0400)
commitbfc03568d9d81332382c73a1985a90c4506bd36c
tree502fb2b1a54fae272e5d5d44170d375ae939eeae
parentf1373a97a41f429e0095d4be388092ffa3c1a157
drm/amd/pm: reverse mclk and fclk clocks levels for vangogh

This patch reverses the DPM clocks levels output of pp_dpm_mclk
and pp_dpm_fclk.

On dGPUs and older APUs we expose the levels from lowest clocks
to highest clocks. But for some APUs, the clocks levels that from
the DFPstateTable are given the reversed orders by PMFW. Like the
memory DPM clocks that are exposed by pp_dpm_mclk.

It's not intuitive that they are reversed on these APUs. All tools
and software that talks to the driver then has to know different ways
to interpret the data depending on the asic.

So we need to reverse them to expose the clocks levels from the
driver consistently.

Signed-off-by: Tim Huang <Tim.Huang@amd.com>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Cc: stable@vger.kernel.org
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c