drm/amd/pm: reverse mclk clocks levels for SMU v13.0.5
authorTim Huang <Tim.Huang@amd.com>
Sun, 21 May 2023 02:28:05 +0000 (10:28 +0800)
committerAlex Deucher <alexander.deucher@amd.com>
Wed, 31 May 2023 20:47:59 +0000 (16:47 -0400)
commitc1d35412b3e826ae8119e3fb5f51dd0fa5b6b567
tree0fd26308711f480d8be02c175e42cf546c001a41
parent6a07826f2057b5fa1c479ba56460195882464270
drm/amd/pm: reverse mclk clocks levels for SMU v13.0.5

This patch reverses the DPM clocks levels output of pp_dpm_mclk.

On dGPUs and older APUs we expose the levels from lowest clocks
to highest clocks. But for some APUs, the clocks levels that from
the DFPstateTable are given the reversed orders by PMFW. Like the
memory DPM clocks that are exposed by pp_dpm_mclk.

It's not intuitive that they are reversed on these APUs. All tools
and software that talks to the driver then has to know different ways
to interpret the data depending on the asic.

So we need to reverse them to expose the clocks levels from the
driver consistently.

Signed-off-by: Tim Huang <Tim.Huang@amd.com>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Cc: stable@vger.kernel.org
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c