target/riscv: Fix csr number based privilege checking
authorAnup Patel <apatel@ventanamicro.com>
Wed, 11 May 2022 14:45:21 +0000 (20:15 +0530)
committerAlistair Francis <alistair.francis@wdc.com>
Tue, 24 May 2022 00:38:50 +0000 (10:38 +1000)
commitc1fbcecb3a97ecce2cde5052319df34ca6bcc988
tree64a99ecc5aca963ee7e128c14efea08a33016ace
parent075eeda93166f1914097ffb84b33df4ecc50d63c
target/riscv: Fix csr number based privilege checking

When hypervisor and VS CSRs are accessed from VS-mode or VU-mode,
the riscv_csrrw_check() function should generate virtual instruction
trap instead illegal instruction trap.

Fixes: 0a42f4c44088 (" target/riscv: Fix CSR perm checking for HS mode")
Signed-off-by: Anup Patel <apatel@ventanamicro.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Reviewed-by: Frank Chang <frank.chang@sifive.com>
Message-Id: <20220511144528.393530-2-apatel@ventanamicro.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
target/riscv/csr.c