ARM: dts: sunxi: Fix DE2 clocks register range
authorJernej Skrabec <jernej.skrabec@siol.net>
Fri, 24 Jan 2020 23:20:09 +0000 (00:20 +0100)
committerChen-Yu Tsai <wens@csie.org>
Wed, 11 Mar 2020 16:24:29 +0000 (00:24 +0800)
commitda180322582bd9db07f29e6d4a2d170afde0703f
tree3796c1c8458572d691f5b8ec3b952508c0fbc6e2
parent2345b744f4f911713dcada64ea16a614f5be9328
ARM: dts: sunxi: Fix DE2 clocks register range

As it can be seen from DE2 manual, clock range is 0x10000.

Fix it.

Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Fixes: 73f122c82775 ("ARM: dts: sun8i: a83t: Add display pipeline")
Fixes: 05a43a262d03 ("ARM: dts: sun8i: r40: Add HDMI pipeline")
Fixes: 21b299209330 ("ARM: sun8i: v3s: add device nodes for DE2 display pipeline")
Fixes: d8c6f1f0295c ("ARM: sun8i: h3/h5: add DE2 CCU device node for H3")
[wens@csie.org: added fixes tags]
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
arch/arm/boot/dts/sun8i-a83t.dtsi
arch/arm/boot/dts/sun8i-r40.dtsi
arch/arm/boot/dts/sun8i-v3s.dtsi
arch/arm/boot/dts/sunxi-h3-h5.dtsi