irqchip/renesas-rzg2l: Implement restriction when writing ISCR register
authorClaudiu Beznea <claudiu.beznea.uj@bp.renesas.com>
Mon, 20 Nov 2023 11:18:16 +0000 (13:18 +0200)
committerThomas Gleixner <tglx@linutronix.de>
Tue, 12 Dec 2023 14:40:41 +0000 (15:40 +0100)
commitef88eefb1a81a8701eabb7d5ced761a66a465a49
treef479c4e0e2201964e925c1d2b3601f0199b304e9
parentb94f455372ad6e6b4da8e8ed9864d9c7daaf54b8
irqchip/renesas-rzg2l: Implement restriction when writing ISCR register

The RZ/G2L manual (chapter "IRQ Status Control Register (ISCR)") describes
the operation to clear interrupts through the ISCR register as follows:

[Write operation]

  When "Falling-edge detection", "Rising-edge detection" or
  "Falling/Rising-edge detection" is set in IITSR:

    - In case ISTAT is 1
0: IRQn interrupt detection status is cleared.
1: Invalid to write.
    - In case ISTAT is 0
Invalid to write.

  When "Low-level detection" is set in IITSR.:
        Invalid to write.

Take the interrupt type into account when clearing interrupts through the
ISCR register to avoid writing the ISCR when the interrupt type is level.

Signed-off-by: Claudiu Beznea <claudiu.beznea.uj@bp.renesas.com>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/r/20231120111820.87398-6-claudiu.beznea.uj@bp.renesas.com
drivers/irqchip/irq-renesas-rzg2l.c