drm/bridge: tc358767: Limit the Pixel PLL input range
authorMarek Vasut <marex@denx.de>
Thu, 18 Jan 2024 22:02:31 +0000 (23:02 +0100)
committerRobert Foss <rfoss@kernel.org>
Tue, 23 Jan 2024 11:18:01 +0000 (12:18 +0100)
commitf86ae204bec4e72f14f7d4fd586d7ef9729614dc
tree46d8e723cd8c7fb636078484426bf39e06da870b
parent71fc3249f50ac22f495185872e71393cfa9d6f07
drm/bridge: tc358767: Limit the Pixel PLL input range

According to new configuration spreadsheet from Toshiba for TC9595,
the Pixel PLL input clock have to be in range 6..40 MHz. The sheet
calculates those PLL input clock as reference clock divided by both
pre-dividers. Add the extra limit.

Signed-off-by: Marek Vasut <marex@denx.de>
Reviewed-by: Lucas Stach <l.stach@pengutronix.de>
Signed-off-by: Robert Foss <rfoss@kernel.org>
Link: https://patchwork.freedesktop.org/patch/msgid/20240118220243.203655-1-marex@denx.de
drivers/gpu/drm/bridge/tc358767.c