drm/msm: drop display-related headers
authorDmitry Baryshkov <dmitry.baryshkov@linaro.org>
Mon, 1 Apr 2024 02:42:42 +0000 (05:42 +0300)
committerDmitry Baryshkov <dmitry.baryshkov@linaro.org>
Mon, 22 Apr 2024 13:22:50 +0000 (16:22 +0300)
Now as the headers are generated during the build step, drop
pre-generated copies of the display-related headers.

Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Patchwork: https://patchwork.freedesktop.org/patch/585860/
Link: https://lore.kernel.org/r/20240401-fd-xml-shipped-v5-12-4bdb277a85a1@linaro.org
12 files changed:
drivers/gpu/drm/msm/disp/mdp4/mdp4.xml.h [deleted file]
drivers/gpu/drm/msm/disp/mdp5/mdp5.xml.h [deleted file]
drivers/gpu/drm/msm/disp/mdp_common.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_10nm.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_14nm.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_20nm.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_28nm.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_28nm_8960.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/dsi_phy_7nm.xml.h [deleted file]
drivers/gpu/drm/msm/dsi/sfpb.xml.h [deleted file]
drivers/gpu/drm/msm/hdmi/hdmi.xml.h [deleted file]

diff --git a/drivers/gpu/drm/msm/disp/mdp4/mdp4.xml.h b/drivers/gpu/drm/msm/disp/mdp4/mdp4.xml.h
deleted file mode 100644 (file)
index cc8fde4..0000000
+++ /dev/null
@@ -1,1181 +0,0 @@
-#ifndef MDP4_XML
-#define MDP4_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum mdp4_pipe {
-       VG1 = 0,
-       VG2 = 1,
-       RGB1 = 2,
-       RGB2 = 3,
-       RGB3 = 4,
-       VG3 = 5,
-       VG4 = 6,
-};
-
-enum mdp4_mixer {
-       MIXER0 = 0,
-       MIXER1 = 1,
-       MIXER2 = 2,
-};
-
-enum mdp4_intf {
-       INTF_LCDC_DTV = 0,
-       INTF_DSI_VIDEO = 1,
-       INTF_DSI_CMD = 2,
-       INTF_EBI2_TV = 3,
-};
-
-enum mdp4_cursor_format {
-       CURSOR_ARGB = 1,
-       CURSOR_XRGB = 2,
-};
-
-enum mdp4_frame_format {
-       FRAME_LINEAR = 0,
-       FRAME_TILE_ARGB_4X4 = 1,
-       FRAME_TILE_YCBCR_420 = 2,
-};
-
-enum mdp4_scale_unit {
-       SCALE_FIR = 0,
-       SCALE_MN_PHASE = 1,
-       SCALE_PIXEL_RPT = 2,
-};
-
-enum mdp4_dma {
-       DMA_P = 0,
-       DMA_S = 1,
-       DMA_E = 2,
-};
-
-#define MDP4_IRQ_OVERLAY0_DONE                                 0x00000001
-#define MDP4_IRQ_OVERLAY1_DONE                                 0x00000002
-#define MDP4_IRQ_DMA_S_DONE                                    0x00000004
-#define MDP4_IRQ_DMA_E_DONE                                    0x00000008
-#define MDP4_IRQ_DMA_P_DONE                                    0x00000010
-#define MDP4_IRQ_VG1_HISTOGRAM                                 0x00000020
-#define MDP4_IRQ_VG2_HISTOGRAM                                 0x00000040
-#define MDP4_IRQ_PRIMARY_VSYNC                                 0x00000080
-#define MDP4_IRQ_PRIMARY_INTF_UDERRUN                          0x00000100
-#define MDP4_IRQ_EXTERNAL_VSYNC                                        0x00000200
-#define MDP4_IRQ_EXTERNAL_INTF_UDERRUN                         0x00000400
-#define MDP4_IRQ_PRIMARY_RDPTR                                 0x00000800
-#define MDP4_IRQ_DMA_P_HISTOGRAM                               0x00020000
-#define MDP4_IRQ_DMA_S_HISTOGRAM                               0x04000000
-#define MDP4_IRQ_OVERLAY2_DONE                                 0x40000000
-#define REG_MDP4_VERSION                                       0x00000000
-#define MDP4_VERSION_MINOR__MASK                               0x00ff0000
-#define MDP4_VERSION_MINOR__SHIFT                              16
-static inline uint32_t MDP4_VERSION_MINOR(uint32_t val)
-{
-       return ((val) << MDP4_VERSION_MINOR__SHIFT) & MDP4_VERSION_MINOR__MASK;
-}
-#define MDP4_VERSION_MAJOR__MASK                               0xff000000
-#define MDP4_VERSION_MAJOR__SHIFT                              24
-static inline uint32_t MDP4_VERSION_MAJOR(uint32_t val)
-{
-       return ((val) << MDP4_VERSION_MAJOR__SHIFT) & MDP4_VERSION_MAJOR__MASK;
-}
-
-#define REG_MDP4_OVLP0_KICK                                    0x00000004
-
-#define REG_MDP4_OVLP1_KICK                                    0x00000008
-
-#define REG_MDP4_OVLP2_KICK                                    0x000000d0
-
-#define REG_MDP4_DMA_P_KICK                                    0x0000000c
-
-#define REG_MDP4_DMA_S_KICK                                    0x00000010
-
-#define REG_MDP4_DMA_E_KICK                                    0x00000014
-
-#define REG_MDP4_DISP_STATUS                                   0x00000018
-
-#define REG_MDP4_DISP_INTF_SEL                                 0x00000038
-#define MDP4_DISP_INTF_SEL_PRIM__MASK                          0x00000003
-#define MDP4_DISP_INTF_SEL_PRIM__SHIFT                         0
-static inline uint32_t MDP4_DISP_INTF_SEL_PRIM(enum mdp4_intf val)
-{
-       return ((val) << MDP4_DISP_INTF_SEL_PRIM__SHIFT) & MDP4_DISP_INTF_SEL_PRIM__MASK;
-}
-#define MDP4_DISP_INTF_SEL_SEC__MASK                           0x0000000c
-#define MDP4_DISP_INTF_SEL_SEC__SHIFT                          2
-static inline uint32_t MDP4_DISP_INTF_SEL_SEC(enum mdp4_intf val)
-{
-       return ((val) << MDP4_DISP_INTF_SEL_SEC__SHIFT) & MDP4_DISP_INTF_SEL_SEC__MASK;
-}
-#define MDP4_DISP_INTF_SEL_EXT__MASK                           0x00000030
-#define MDP4_DISP_INTF_SEL_EXT__SHIFT                          4
-static inline uint32_t MDP4_DISP_INTF_SEL_EXT(enum mdp4_intf val)
-{
-       return ((val) << MDP4_DISP_INTF_SEL_EXT__SHIFT) & MDP4_DISP_INTF_SEL_EXT__MASK;
-}
-#define MDP4_DISP_INTF_SEL_DSI_VIDEO                           0x00000040
-#define MDP4_DISP_INTF_SEL_DSI_CMD                             0x00000080
-
-#define REG_MDP4_RESET_STATUS                                  0x0000003c
-
-#define REG_MDP4_READ_CNFG                                     0x0000004c
-
-#define REG_MDP4_INTR_ENABLE                                   0x00000050
-
-#define REG_MDP4_INTR_STATUS                                   0x00000054
-
-#define REG_MDP4_INTR_CLEAR                                    0x00000058
-
-#define REG_MDP4_EBI2_LCD0                                     0x00000060
-
-#define REG_MDP4_EBI2_LCD1                                     0x00000064
-
-#define REG_MDP4_PORTMAP_MODE                                  0x00000070
-
-#define REG_MDP4_CS_CONTROLLER0                                        0x000000c0
-
-#define REG_MDP4_CS_CONTROLLER1                                        0x000000c4
-
-#define REG_MDP4_LAYERMIXER2_IN_CFG                            0x000100f0
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE0__MASK                    0x00000007
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE0__SHIFT                   0
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE0(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE0__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE0__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE0_MIXER1                   0x00000008
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE1__MASK                    0x00000070
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE1__SHIFT                   4
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE1(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE1__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE1__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE1_MIXER1                   0x00000080
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE2__MASK                    0x00000700
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE2__SHIFT                   8
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE2(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE2__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE2__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE2_MIXER1                   0x00000800
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE3__MASK                    0x00007000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE3__SHIFT                   12
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE3(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE3__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE3__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE3_MIXER1                   0x00008000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE4__MASK                    0x00070000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE4__SHIFT                   16
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE4(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE4__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE4__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE4_MIXER1                   0x00080000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE5__MASK                    0x00700000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE5__SHIFT                   20
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE5(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE5__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE5__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE5_MIXER1                   0x00800000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE6__MASK                    0x07000000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE6__SHIFT                   24
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE6(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE6__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE6__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE6_MIXER1                   0x08000000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE7__MASK                    0x70000000
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE7__SHIFT                   28
-static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE7(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER2_IN_CFG_PIPE7__SHIFT) & MDP4_LAYERMIXER2_IN_CFG_PIPE7__MASK;
-}
-#define MDP4_LAYERMIXER2_IN_CFG_PIPE7_MIXER1                   0x80000000
-
-#define REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD               0x000100fc
-
-#define REG_MDP4_LAYERMIXER_IN_CFG                             0x00010100
-#define MDP4_LAYERMIXER_IN_CFG_PIPE0__MASK                     0x00000007
-#define MDP4_LAYERMIXER_IN_CFG_PIPE0__SHIFT                    0
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE0(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE0__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE0__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1                    0x00000008
-#define MDP4_LAYERMIXER_IN_CFG_PIPE1__MASK                     0x00000070
-#define MDP4_LAYERMIXER_IN_CFG_PIPE1__SHIFT                    4
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE1(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE1__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE1__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1                    0x00000080
-#define MDP4_LAYERMIXER_IN_CFG_PIPE2__MASK                     0x00000700
-#define MDP4_LAYERMIXER_IN_CFG_PIPE2__SHIFT                    8
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE2(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE2__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE2__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1                    0x00000800
-#define MDP4_LAYERMIXER_IN_CFG_PIPE3__MASK                     0x00007000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE3__SHIFT                    12
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE3(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE3__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE3__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1                    0x00008000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE4__MASK                     0x00070000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE4__SHIFT                    16
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE4(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE4__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE4__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1                    0x00080000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE5__MASK                     0x00700000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE5__SHIFT                    20
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE5(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE5__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE5__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1                    0x00800000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE6__MASK                     0x07000000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE6__SHIFT                    24
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE6(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE6__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE6__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1                    0x08000000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE7__MASK                     0x70000000
-#define MDP4_LAYERMIXER_IN_CFG_PIPE7__SHIFT                    28
-static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE7(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP4_LAYERMIXER_IN_CFG_PIPE7__SHIFT) & MDP4_LAYERMIXER_IN_CFG_PIPE7__MASK;
-}
-#define MDP4_LAYERMIXER_IN_CFG_PIPE7_MIXER1                    0x80000000
-
-#define REG_MDP4_VG2_SRC_FORMAT                                        0x00030050
-
-#define REG_MDP4_VG2_CONST_COLOR                               0x00031008
-
-#define REG_MDP4_OVERLAY_FLUSH                                 0x00018000
-#define MDP4_OVERLAY_FLUSH_OVLP0                               0x00000001
-#define MDP4_OVERLAY_FLUSH_OVLP1                               0x00000002
-#define MDP4_OVERLAY_FLUSH_VG1                                 0x00000004
-#define MDP4_OVERLAY_FLUSH_VG2                                 0x00000008
-#define MDP4_OVERLAY_FLUSH_RGB1                                        0x00000010
-#define MDP4_OVERLAY_FLUSH_RGB2                                        0x00000020
-
-static inline uint32_t __offset_OVLP(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00010000;
-               case 1: return 0x00018000;
-               case 2: return 0x00088000;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP4_OVLP(uint32_t i0) { return 0x00000000 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_CFG(uint32_t i0) { return 0x00000004 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_SIZE(uint32_t i0) { return 0x00000008 + __offset_OVLP(i0); }
-#define MDP4_OVLP_SIZE_HEIGHT__MASK                            0xffff0000
-#define MDP4_OVLP_SIZE_HEIGHT__SHIFT                           16
-static inline uint32_t MDP4_OVLP_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_OVLP_SIZE_HEIGHT__SHIFT) & MDP4_OVLP_SIZE_HEIGHT__MASK;
-}
-#define MDP4_OVLP_SIZE_WIDTH__MASK                             0x0000ffff
-#define MDP4_OVLP_SIZE_WIDTH__SHIFT                            0
-static inline uint32_t MDP4_OVLP_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_OVLP_SIZE_WIDTH__SHIFT) & MDP4_OVLP_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_OVLP_BASE(uint32_t i0) { return 0x0000000c + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_STRIDE(uint32_t i0) { return 0x00000010 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_OPMODE(uint32_t i0) { return 0x00000014 + __offset_OVLP(i0); }
-
-static inline uint32_t __offset_STAGE(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00000104;
-               case 1: return 0x00000124;
-               case 2: return 0x00000144;
-               case 3: return 0x00000160;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP4_OVLP_STAGE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_OP(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-#define MDP4_OVLP_STAGE_OP_FG_ALPHA__MASK                      0x00000003
-#define MDP4_OVLP_STAGE_OP_FG_ALPHA__SHIFT                     0
-static inline uint32_t MDP4_OVLP_STAGE_OP_FG_ALPHA(enum mdp_alpha_type val)
-{
-       return ((val) << MDP4_OVLP_STAGE_OP_FG_ALPHA__SHIFT) & MDP4_OVLP_STAGE_OP_FG_ALPHA__MASK;
-}
-#define MDP4_OVLP_STAGE_OP_FG_INV_ALPHA                                0x00000004
-#define MDP4_OVLP_STAGE_OP_FG_MOD_ALPHA                                0x00000008
-#define MDP4_OVLP_STAGE_OP_BG_ALPHA__MASK                      0x00000030
-#define MDP4_OVLP_STAGE_OP_BG_ALPHA__SHIFT                     4
-static inline uint32_t MDP4_OVLP_STAGE_OP_BG_ALPHA(enum mdp_alpha_type val)
-{
-       return ((val) << MDP4_OVLP_STAGE_OP_BG_ALPHA__SHIFT) & MDP4_OVLP_STAGE_OP_BG_ALPHA__MASK;
-}
-#define MDP4_OVLP_STAGE_OP_BG_INV_ALPHA                                0x00000040
-#define MDP4_OVLP_STAGE_OP_BG_MOD_ALPHA                                0x00000080
-#define MDP4_OVLP_STAGE_OP_FG_TRANSP                           0x00000100
-#define MDP4_OVLP_STAGE_OP_BG_TRANSP                           0x00000200
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000c + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000010 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000014 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000018 + __offset_OVLP(i0) + __offset_STAGE(i1); }
-
-static inline uint32_t __offset_STAGE_CO3(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00001004;
-               case 1: return 0x00001404;
-               case 2: return 0x00001804;
-               case 3: return 0x00001b84;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP4_OVLP_STAGE_CO3(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_OVLP(i0) + __offset_STAGE_CO3(i1); }
-
-static inline uint32_t REG_MDP4_OVLP_STAGE_CO3_SEL(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_OVLP(i0) + __offset_STAGE_CO3(i1); }
-#define MDP4_OVLP_STAGE_CO3_SEL_FG_ALPHA                       0x00000001
-
-static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW0(uint32_t i0) { return 0x00000180 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW1(uint32_t i0) { return 0x00000184 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH0(uint32_t i0) { return 0x00000188 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH1(uint32_t i0) { return 0x0000018c + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_CONFIG(uint32_t i0) { return 0x00000200 + __offset_OVLP(i0); }
-
-static inline uint32_t REG_MDP4_OVLP_CSC(uint32_t i0) { return 0x00002000 + __offset_OVLP(i0); }
-
-
-static inline uint32_t REG_MDP4_OVLP_CSC_MV(uint32_t i0, uint32_t i1) { return 0x00002400 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_MV_VAL(uint32_t i0, uint32_t i1) { return 0x00002400 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV(uint32_t i0, uint32_t i1) { return 0x00002500 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002500 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV(uint32_t i0, uint32_t i1) { return 0x00002580 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002580 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV(uint32_t i0, uint32_t i1) { return 0x00002600 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002600 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV(uint32_t i0, uint32_t i1) { return 0x00002680 + __offset_OVLP(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002680 + __offset_OVLP(i0) + 0x4*i1; }
-
-#define REG_MDP4_DMA_P_OP_MODE                                 0x00090070
-
-static inline uint32_t REG_MDP4_LUTN(uint32_t i0) { return 0x00094800 + 0x400*i0; }
-
-static inline uint32_t REG_MDP4_LUTN_LUT(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_LUTN_LUT_VAL(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*i0 + 0x4*i1; }
-
-#define REG_MDP4_DMA_S_OP_MODE                                 0x000a0028
-
-static inline uint32_t REG_MDP4_DMA_E_QUANT(uint32_t i0) { return 0x000b0070 + 0x4*i0; }
-
-static inline uint32_t __offset_DMA(enum mdp4_dma idx)
-{
-       switch (idx) {
-               case DMA_P: return 0x00090000;
-               case DMA_S: return 0x000a0000;
-               case DMA_E: return 0x000b0000;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP4_DMA(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_CONFIG(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0); }
-#define MDP4_DMA_CONFIG_G_BPC__MASK                            0x00000003
-#define MDP4_DMA_CONFIG_G_BPC__SHIFT                           0
-static inline uint32_t MDP4_DMA_CONFIG_G_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_DMA_CONFIG_G_BPC__SHIFT) & MDP4_DMA_CONFIG_G_BPC__MASK;
-}
-#define MDP4_DMA_CONFIG_B_BPC__MASK                            0x0000000c
-#define MDP4_DMA_CONFIG_B_BPC__SHIFT                           2
-static inline uint32_t MDP4_DMA_CONFIG_B_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_DMA_CONFIG_B_BPC__SHIFT) & MDP4_DMA_CONFIG_B_BPC__MASK;
-}
-#define MDP4_DMA_CONFIG_R_BPC__MASK                            0x00000030
-#define MDP4_DMA_CONFIG_R_BPC__SHIFT                           4
-static inline uint32_t MDP4_DMA_CONFIG_R_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_DMA_CONFIG_R_BPC__SHIFT) & MDP4_DMA_CONFIG_R_BPC__MASK;
-}
-#define MDP4_DMA_CONFIG_PACK_ALIGN_MSB                         0x00000080
-#define MDP4_DMA_CONFIG_PACK__MASK                             0x0000ff00
-#define MDP4_DMA_CONFIG_PACK__SHIFT                            8
-static inline uint32_t MDP4_DMA_CONFIG_PACK(uint32_t val)
-{
-       return ((val) << MDP4_DMA_CONFIG_PACK__SHIFT) & MDP4_DMA_CONFIG_PACK__MASK;
-}
-#define MDP4_DMA_CONFIG_DEFLKR_EN                              0x01000000
-#define MDP4_DMA_CONFIG_DITHER_EN                              0x01000000
-
-static inline uint32_t REG_MDP4_DMA_SRC_SIZE(enum mdp4_dma i0) { return 0x00000004 + __offset_DMA(i0); }
-#define MDP4_DMA_SRC_SIZE_HEIGHT__MASK                         0xffff0000
-#define MDP4_DMA_SRC_SIZE_HEIGHT__SHIFT                                16
-static inline uint32_t MDP4_DMA_SRC_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_DMA_SRC_SIZE_HEIGHT__SHIFT) & MDP4_DMA_SRC_SIZE_HEIGHT__MASK;
-}
-#define MDP4_DMA_SRC_SIZE_WIDTH__MASK                          0x0000ffff
-#define MDP4_DMA_SRC_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t MDP4_DMA_SRC_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_DMA_SRC_SIZE_WIDTH__SHIFT) & MDP4_DMA_SRC_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_DMA_SRC_BASE(enum mdp4_dma i0) { return 0x00000008 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_SRC_STRIDE(enum mdp4_dma i0) { return 0x0000000c + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_DST_SIZE(enum mdp4_dma i0) { return 0x00000010 + __offset_DMA(i0); }
-#define MDP4_DMA_DST_SIZE_HEIGHT__MASK                         0xffff0000
-#define MDP4_DMA_DST_SIZE_HEIGHT__SHIFT                                16
-static inline uint32_t MDP4_DMA_DST_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_DMA_DST_SIZE_HEIGHT__SHIFT) & MDP4_DMA_DST_SIZE_HEIGHT__MASK;
-}
-#define MDP4_DMA_DST_SIZE_WIDTH__MASK                          0x0000ffff
-#define MDP4_DMA_DST_SIZE_WIDTH__SHIFT                         0
-static inline uint32_t MDP4_DMA_DST_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_DMA_DST_SIZE_WIDTH__SHIFT) & MDP4_DMA_DST_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_DMA_CURSOR_SIZE(enum mdp4_dma i0) { return 0x00000044 + __offset_DMA(i0); }
-#define MDP4_DMA_CURSOR_SIZE_WIDTH__MASK                       0x0000007f
-#define MDP4_DMA_CURSOR_SIZE_WIDTH__SHIFT                      0
-static inline uint32_t MDP4_DMA_CURSOR_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_DMA_CURSOR_SIZE_WIDTH__SHIFT) & MDP4_DMA_CURSOR_SIZE_WIDTH__MASK;
-}
-#define MDP4_DMA_CURSOR_SIZE_HEIGHT__MASK                      0x007f0000
-#define MDP4_DMA_CURSOR_SIZE_HEIGHT__SHIFT                     16
-static inline uint32_t MDP4_DMA_CURSOR_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_DMA_CURSOR_SIZE_HEIGHT__SHIFT) & MDP4_DMA_CURSOR_SIZE_HEIGHT__MASK;
-}
-
-static inline uint32_t REG_MDP4_DMA_CURSOR_BASE(enum mdp4_dma i0) { return 0x00000048 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_CURSOR_POS(enum mdp4_dma i0) { return 0x0000004c + __offset_DMA(i0); }
-#define MDP4_DMA_CURSOR_POS_X__MASK                            0x0000ffff
-#define MDP4_DMA_CURSOR_POS_X__SHIFT                           0
-static inline uint32_t MDP4_DMA_CURSOR_POS_X(uint32_t val)
-{
-       return ((val) << MDP4_DMA_CURSOR_POS_X__SHIFT) & MDP4_DMA_CURSOR_POS_X__MASK;
-}
-#define MDP4_DMA_CURSOR_POS_Y__MASK                            0xffff0000
-#define MDP4_DMA_CURSOR_POS_Y__SHIFT                           16
-static inline uint32_t MDP4_DMA_CURSOR_POS_Y(uint32_t val)
-{
-       return ((val) << MDP4_DMA_CURSOR_POS_Y__SHIFT) & MDP4_DMA_CURSOR_POS_Y__MASK;
-}
-
-static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_CONFIG(enum mdp4_dma i0) { return 0x00000060 + __offset_DMA(i0); }
-#define MDP4_DMA_CURSOR_BLEND_CONFIG_CURSOR_EN                 0x00000001
-#define MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT__MASK              0x00000006
-#define MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT__SHIFT             1
-static inline uint32_t MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT(enum mdp4_cursor_format val)
-{
-       return ((val) << MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT__SHIFT) & MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT__MASK;
-}
-#define MDP4_DMA_CURSOR_BLEND_CONFIG_TRANSP_EN                 0x00000008
-
-static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_PARAM(enum mdp4_dma i0) { return 0x00000064 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_LOW(enum mdp4_dma i0) { return 0x00000068 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_HIGH(enum mdp4_dma i0) { return 0x0000006c + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_FETCH_CONFIG(enum mdp4_dma i0) { return 0x00001004 + __offset_DMA(i0); }
-
-static inline uint32_t REG_MDP4_DMA_CSC(enum mdp4_dma i0) { return 0x00003000 + __offset_DMA(i0); }
-
-
-static inline uint32_t REG_MDP4_DMA_CSC_MV(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_MV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003500 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003500 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_POST_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003580 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_POST_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003580 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003600 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003600 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_POST_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003680 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_DMA_CSC_POST_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003680 + __offset_DMA(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SRC_SIZE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_SIZE_HEIGHT__MASK                                0xffff0000
-#define MDP4_PIPE_SRC_SIZE_HEIGHT__SHIFT                       16
-static inline uint32_t MDP4_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP4_PIPE_SRC_SIZE_HEIGHT__MASK;
-}
-#define MDP4_PIPE_SRC_SIZE_WIDTH__MASK                         0x0000ffff
-#define MDP4_PIPE_SRC_SIZE_WIDTH__SHIFT                                0
-static inline uint32_t MDP4_PIPE_SRC_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP4_PIPE_SRC_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SRC_XY(enum mdp4_pipe i0) { return 0x00020004 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_XY_Y__MASK                               0xffff0000
-#define MDP4_PIPE_SRC_XY_Y__SHIFT                              16
-static inline uint32_t MDP4_PIPE_SRC_XY_Y(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_XY_Y__SHIFT) & MDP4_PIPE_SRC_XY_Y__MASK;
-}
-#define MDP4_PIPE_SRC_XY_X__MASK                               0x0000ffff
-#define MDP4_PIPE_SRC_XY_X__SHIFT                              0
-static inline uint32_t MDP4_PIPE_SRC_XY_X(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_XY_X__SHIFT) & MDP4_PIPE_SRC_XY_X__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_DST_SIZE(enum mdp4_pipe i0) { return 0x00020008 + 0x10000*i0; }
-#define MDP4_PIPE_DST_SIZE_HEIGHT__MASK                                0xffff0000
-#define MDP4_PIPE_DST_SIZE_HEIGHT__SHIFT                       16
-static inline uint32_t MDP4_PIPE_DST_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_DST_SIZE_HEIGHT__SHIFT) & MDP4_PIPE_DST_SIZE_HEIGHT__MASK;
-}
-#define MDP4_PIPE_DST_SIZE_WIDTH__MASK                         0x0000ffff
-#define MDP4_PIPE_DST_SIZE_WIDTH__SHIFT                                0
-static inline uint32_t MDP4_PIPE_DST_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_DST_SIZE_WIDTH__SHIFT) & MDP4_PIPE_DST_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_DST_XY(enum mdp4_pipe i0) { return 0x0002000c + 0x10000*i0; }
-#define MDP4_PIPE_DST_XY_Y__MASK                               0xffff0000
-#define MDP4_PIPE_DST_XY_Y__SHIFT                              16
-static inline uint32_t MDP4_PIPE_DST_XY_Y(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_DST_XY_Y__SHIFT) & MDP4_PIPE_DST_XY_Y__MASK;
-}
-#define MDP4_PIPE_DST_XY_X__MASK                               0x0000ffff
-#define MDP4_PIPE_DST_XY_X__SHIFT                              0
-static inline uint32_t MDP4_PIPE_DST_XY_X(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_DST_XY_X__SHIFT) & MDP4_PIPE_DST_XY_X__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SRCP0_BASE(enum mdp4_pipe i0) { return 0x00020010 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SRCP1_BASE(enum mdp4_pipe i0) { return 0x00020014 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SRCP2_BASE(enum mdp4_pipe i0) { return 0x00020018 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SRCP3_BASE(enum mdp4_pipe i0) { return 0x0002001c + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_A(enum mdp4_pipe i0) { return 0x00020040 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_STRIDE_A_P0__MASK                                0x0000ffff
-#define MDP4_PIPE_SRC_STRIDE_A_P0__SHIFT                       0
-static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P0(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP4_PIPE_SRC_STRIDE_A_P0__MASK;
-}
-#define MDP4_PIPE_SRC_STRIDE_A_P1__MASK                                0xffff0000
-#define MDP4_PIPE_SRC_STRIDE_A_P1__SHIFT                       16
-static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P1(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP4_PIPE_SRC_STRIDE_A_P1__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_B(enum mdp4_pipe i0) { return 0x00020044 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_STRIDE_B_P2__MASK                                0x0000ffff
-#define MDP4_PIPE_SRC_STRIDE_B_P2__SHIFT                       0
-static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P2(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP4_PIPE_SRC_STRIDE_B_P2__MASK;
-}
-#define MDP4_PIPE_SRC_STRIDE_B_P3__MASK                                0xffff0000
-#define MDP4_PIPE_SRC_STRIDE_B_P3__SHIFT                       16
-static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P3(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP4_PIPE_SRC_STRIDE_B_P3__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SSTILE_FRAME_SIZE(enum mdp4_pipe i0) { return 0x00020048 + 0x10000*i0; }
-#define MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT__MASK               0xffff0000
-#define MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT__SHIFT              16
-static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT__SHIFT) & MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT__MASK;
-}
-#define MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH__MASK                        0x0000ffff
-#define MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH__SHIFT               0
-static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH__SHIFT) & MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SRC_FORMAT(enum mdp4_pipe i0) { return 0x00020050 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_FORMAT_G_BPC__MASK                       0x00000003
-#define MDP4_PIPE_SRC_FORMAT_G_BPC__SHIFT                      0
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP4_PIPE_SRC_FORMAT_G_BPC__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_B_BPC__MASK                       0x0000000c
-#define MDP4_PIPE_SRC_FORMAT_B_BPC__SHIFT                      2
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP4_PIPE_SRC_FORMAT_B_BPC__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_R_BPC__MASK                       0x00000030
-#define MDP4_PIPE_SRC_FORMAT_R_BPC__SHIFT                      4
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP4_PIPE_SRC_FORMAT_R_BPC__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_A_BPC__MASK                       0x000000c0
-#define MDP4_PIPE_SRC_FORMAT_A_BPC__SHIFT                      6
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP4_PIPE_SRC_FORMAT_A_BPC__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_ALPHA_ENABLE                      0x00000100
-#define MDP4_PIPE_SRC_FORMAT_CPP__MASK                         0x00000600
-#define MDP4_PIPE_SRC_FORMAT_CPP__SHIFT                                9
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_CPP(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP4_PIPE_SRC_FORMAT_CPP__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_ROTATED_90                                0x00001000
-#define MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK                        0x00006000
-#define MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT               13
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_UNPACK_TIGHT                      0x00020000
-#define MDP4_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB                  0x00040000
-#define MDP4_PIPE_SRC_FORMAT_FETCH_PLANES__MASK                        0x00180000
-#define MDP4_PIPE_SRC_FORMAT_FETCH_PLANES__SHIFT               19
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_FETCH_PLANES(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_FETCH_PLANES__SHIFT) & MDP4_PIPE_SRC_FORMAT_FETCH_PLANES__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_SOLID_FILL                                0x00400000
-#define MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK                 0x0c000000
-#define MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT                        26
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
-}
-#define MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT__MASK                        0x60000000
-#define MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT__SHIFT               29
-static inline uint32_t MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT(enum mdp4_frame_format val)
-{
-       return ((val) << MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT__SHIFT) & MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_SRC_UNPACK(enum mdp4_pipe i0) { return 0x00020054 + 0x10000*i0; }
-#define MDP4_PIPE_SRC_UNPACK_ELEM0__MASK                       0x000000ff
-#define MDP4_PIPE_SRC_UNPACK_ELEM0__SHIFT                      0
-static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP4_PIPE_SRC_UNPACK_ELEM0__MASK;
-}
-#define MDP4_PIPE_SRC_UNPACK_ELEM1__MASK                       0x0000ff00
-#define MDP4_PIPE_SRC_UNPACK_ELEM1__SHIFT                      8
-static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP4_PIPE_SRC_UNPACK_ELEM1__MASK;
-}
-#define MDP4_PIPE_SRC_UNPACK_ELEM2__MASK                       0x00ff0000
-#define MDP4_PIPE_SRC_UNPACK_ELEM2__SHIFT                      16
-static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP4_PIPE_SRC_UNPACK_ELEM2__MASK;
-}
-#define MDP4_PIPE_SRC_UNPACK_ELEM3__MASK                       0xff000000
-#define MDP4_PIPE_SRC_UNPACK_ELEM3__SHIFT                      24
-static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
-{
-       return ((val) << MDP4_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP4_PIPE_SRC_UNPACK_ELEM3__MASK;
-}
-
-static inline uint32_t REG_MDP4_PIPE_OP_MODE(enum mdp4_pipe i0) { return 0x00020058 + 0x10000*i0; }
-#define MDP4_PIPE_OP_MODE_SCALEX_EN                            0x00000001
-#define MDP4_PIPE_OP_MODE_SCALEY_EN                            0x00000002
-#define MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL__MASK                        0x0000000c
-#define MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL__SHIFT               2
-static inline uint32_t MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL(enum mdp4_scale_unit val)
-{
-       return ((val) << MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL__SHIFT) & MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL__MASK;
-}
-#define MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL__MASK                        0x00000030
-#define MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL__SHIFT               4
-static inline uint32_t MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL(enum mdp4_scale_unit val)
-{
-       return ((val) << MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL__SHIFT) & MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL__MASK;
-}
-#define MDP4_PIPE_OP_MODE_SRC_YCBCR                            0x00000200
-#define MDP4_PIPE_OP_MODE_DST_YCBCR                            0x00000400
-#define MDP4_PIPE_OP_MODE_CSC_EN                               0x00000800
-#define MDP4_PIPE_OP_MODE_FLIP_LR                              0x00002000
-#define MDP4_PIPE_OP_MODE_FLIP_UD                              0x00004000
-#define MDP4_PIPE_OP_MODE_DITHER_EN                            0x00008000
-#define MDP4_PIPE_OP_MODE_IGC_LUT_EN                           0x00010000
-#define MDP4_PIPE_OP_MODE_DEINT_EN                             0x00040000
-#define MDP4_PIPE_OP_MODE_DEINT_ODD_REF                                0x00080000
-
-static inline uint32_t REG_MDP4_PIPE_PHASEX_STEP(enum mdp4_pipe i0) { return 0x0002005c + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_PHASEY_STEP(enum mdp4_pipe i0) { return 0x00020060 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_FETCH_CONFIG(enum mdp4_pipe i0) { return 0x00021004 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_SOLID_COLOR(enum mdp4_pipe i0) { return 0x00021008 + 0x10000*i0; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC(enum mdp4_pipe i0) { return 0x00024000 + 0x10000*i0; }
-
-
-static inline uint32_t REG_MDP4_PIPE_CSC_MV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_MV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024500 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024500 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024580 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024580 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024600 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024600 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024680 + 0x10000*i0 + 0x4*i1; }
-
-static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024680 + 0x10000*i0 + 0x4*i1; }
-
-#define REG_MDP4_LCDC                                          0x000c0000
-
-#define REG_MDP4_LCDC_ENABLE                                   0x000c0000
-
-#define REG_MDP4_LCDC_HSYNC_CTRL                               0x000c0004
-#define MDP4_LCDC_HSYNC_CTRL_PULSEW__MASK                      0x0000ffff
-#define MDP4_LCDC_HSYNC_CTRL_PULSEW__SHIFT                     0
-static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PULSEW(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_HSYNC_CTRL_PULSEW__SHIFT) & MDP4_LCDC_HSYNC_CTRL_PULSEW__MASK;
-}
-#define MDP4_LCDC_HSYNC_CTRL_PERIOD__MASK                      0xffff0000
-#define MDP4_LCDC_HSYNC_CTRL_PERIOD__SHIFT                     16
-static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PERIOD(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_HSYNC_CTRL_PERIOD__SHIFT) & MDP4_LCDC_HSYNC_CTRL_PERIOD__MASK;
-}
-
-#define REG_MDP4_LCDC_VSYNC_PERIOD                             0x000c0008
-
-#define REG_MDP4_LCDC_VSYNC_LEN                                        0x000c000c
-
-#define REG_MDP4_LCDC_DISPLAY_HCTRL                            0x000c0010
-#define MDP4_LCDC_DISPLAY_HCTRL_START__MASK                    0x0000ffff
-#define MDP4_LCDC_DISPLAY_HCTRL_START__SHIFT                   0
-static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_START(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_DISPLAY_HCTRL_START__SHIFT) & MDP4_LCDC_DISPLAY_HCTRL_START__MASK;
-}
-#define MDP4_LCDC_DISPLAY_HCTRL_END__MASK                      0xffff0000
-#define MDP4_LCDC_DISPLAY_HCTRL_END__SHIFT                     16
-static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_END(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_DISPLAY_HCTRL_END__SHIFT) & MDP4_LCDC_DISPLAY_HCTRL_END__MASK;
-}
-
-#define REG_MDP4_LCDC_DISPLAY_VSTART                           0x000c0014
-
-#define REG_MDP4_LCDC_DISPLAY_VEND                             0x000c0018
-
-#define REG_MDP4_LCDC_ACTIVE_HCTL                              0x000c001c
-#define MDP4_LCDC_ACTIVE_HCTL_START__MASK                      0x00007fff
-#define MDP4_LCDC_ACTIVE_HCTL_START__SHIFT                     0
-static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_START(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_ACTIVE_HCTL_START__SHIFT) & MDP4_LCDC_ACTIVE_HCTL_START__MASK;
-}
-#define MDP4_LCDC_ACTIVE_HCTL_END__MASK                                0x7fff0000
-#define MDP4_LCDC_ACTIVE_HCTL_END__SHIFT                       16
-static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_END(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_ACTIVE_HCTL_END__SHIFT) & MDP4_LCDC_ACTIVE_HCTL_END__MASK;
-}
-#define MDP4_LCDC_ACTIVE_HCTL_ACTIVE_START_X                   0x80000000
-
-#define REG_MDP4_LCDC_ACTIVE_VSTART                            0x000c0020
-
-#define REG_MDP4_LCDC_ACTIVE_VEND                              0x000c0024
-
-#define REG_MDP4_LCDC_BORDER_CLR                               0x000c0028
-
-#define REG_MDP4_LCDC_UNDERFLOW_CLR                            0x000c002c
-#define MDP4_LCDC_UNDERFLOW_CLR_COLOR__MASK                    0x00ffffff
-#define MDP4_LCDC_UNDERFLOW_CLR_COLOR__SHIFT                   0
-static inline uint32_t MDP4_LCDC_UNDERFLOW_CLR_COLOR(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_UNDERFLOW_CLR_COLOR__SHIFT) & MDP4_LCDC_UNDERFLOW_CLR_COLOR__MASK;
-}
-#define MDP4_LCDC_UNDERFLOW_CLR_ENABLE_RECOVERY                        0x80000000
-
-#define REG_MDP4_LCDC_HSYNC_SKEW                               0x000c0030
-
-#define REG_MDP4_LCDC_TEST_CNTL                                        0x000c0034
-
-#define REG_MDP4_LCDC_CTRL_POLARITY                            0x000c0038
-#define MDP4_LCDC_CTRL_POLARITY_HSYNC_LOW                      0x00000001
-#define MDP4_LCDC_CTRL_POLARITY_VSYNC_LOW                      0x00000002
-#define MDP4_LCDC_CTRL_POLARITY_DATA_EN_LOW                    0x00000004
-
-#define REG_MDP4_LCDC_LVDS_INTF_CTL                            0x000c2000
-#define MDP4_LCDC_LVDS_INTF_CTL_MODE_SEL                       0x00000004
-#define MDP4_LCDC_LVDS_INTF_CTL_RGB_OUT                                0x00000008
-#define MDP4_LCDC_LVDS_INTF_CTL_CH_SWAP                                0x00000010
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_RES_BIT                    0x00000020
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_RES_BIT                    0x00000040
-#define MDP4_LCDC_LVDS_INTF_CTL_ENABLE                         0x00000080
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_DATA_LANE0_EN              0x00000100
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_DATA_LANE1_EN              0x00000200
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_DATA_LANE2_EN              0x00000400
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_DATA_LANE3_EN              0x00000800
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_DATA_LANE0_EN              0x00001000
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_DATA_LANE1_EN              0x00002000
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_DATA_LANE2_EN              0x00004000
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_DATA_LANE3_EN              0x00008000
-#define MDP4_LCDC_LVDS_INTF_CTL_CH1_CLK_LANE_EN                        0x00010000
-#define MDP4_LCDC_LVDS_INTF_CTL_CH2_CLK_LANE_EN                        0x00020000
-
-static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL(uint32_t i0) { return 0x000c2014 + 0x8*i0; }
-
-static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_3_TO_0(uint32_t i0) { return 0x000c2014 + 0x8*i0; }
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0__MASK               0x000000ff
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0__SHIFT              0
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0__MASK;
-}
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1__MASK               0x0000ff00
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1__SHIFT              8
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1__MASK;
-}
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2__MASK               0x00ff0000
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2__SHIFT              16
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2__MASK;
-}
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3__MASK               0xff000000
-#define MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3__SHIFT              24
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3__MASK;
-}
-
-static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_6_TO_4(uint32_t i0) { return 0x000c2018 + 0x8*i0; }
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4__MASK               0x000000ff
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4__SHIFT              0
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4__MASK;
-}
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5__MASK               0x0000ff00
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5__SHIFT              8
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5__MASK;
-}
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6__MASK               0x00ff0000
-#define MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6__SHIFT              16
-static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6(uint32_t val)
-{
-       return ((val) << MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6__SHIFT) & MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6__MASK;
-}
-
-#define REG_MDP4_LCDC_LVDS_PHY_RESET                           0x000c2034
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_0                           0x000c3000
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_1                           0x000c3004
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_2                           0x000c3008
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_3                           0x000c300c
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_5                           0x000c3014
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_6                           0x000c3018
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_7                           0x000c301c
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_8                           0x000c3020
-
-#define REG_MDP4_LVDS_PHY_PLL_CTRL_9                           0x000c3024
-
-#define REG_MDP4_LVDS_PHY_PLL_LOCKED                           0x000c3080
-
-#define REG_MDP4_LVDS_PHY_CFG2                                 0x000c3108
-
-#define REG_MDP4_LVDS_PHY_CFG0                                 0x000c3100
-#define MDP4_LVDS_PHY_CFG0_SERIALIZATION_ENBLE                 0x00000010
-#define MDP4_LVDS_PHY_CFG0_CHANNEL0                            0x00000040
-#define MDP4_LVDS_PHY_CFG0_CHANNEL1                            0x00000080
-
-#define REG_MDP4_DTV                                           0x000d0000
-
-#define REG_MDP4_DTV_ENABLE                                    0x000d0000
-
-#define REG_MDP4_DTV_HSYNC_CTRL                                        0x000d0004
-#define MDP4_DTV_HSYNC_CTRL_PULSEW__MASK                       0x0000ffff
-#define MDP4_DTV_HSYNC_CTRL_PULSEW__SHIFT                      0
-static inline uint32_t MDP4_DTV_HSYNC_CTRL_PULSEW(uint32_t val)
-{
-       return ((val) << MDP4_DTV_HSYNC_CTRL_PULSEW__SHIFT) & MDP4_DTV_HSYNC_CTRL_PULSEW__MASK;
-}
-#define MDP4_DTV_HSYNC_CTRL_PERIOD__MASK                       0xffff0000
-#define MDP4_DTV_HSYNC_CTRL_PERIOD__SHIFT                      16
-static inline uint32_t MDP4_DTV_HSYNC_CTRL_PERIOD(uint32_t val)
-{
-       return ((val) << MDP4_DTV_HSYNC_CTRL_PERIOD__SHIFT) & MDP4_DTV_HSYNC_CTRL_PERIOD__MASK;
-}
-
-#define REG_MDP4_DTV_VSYNC_PERIOD                              0x000d0008
-
-#define REG_MDP4_DTV_VSYNC_LEN                                 0x000d000c
-
-#define REG_MDP4_DTV_DISPLAY_HCTRL                             0x000d0018
-#define MDP4_DTV_DISPLAY_HCTRL_START__MASK                     0x0000ffff
-#define MDP4_DTV_DISPLAY_HCTRL_START__SHIFT                    0
-static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_START(uint32_t val)
-{
-       return ((val) << MDP4_DTV_DISPLAY_HCTRL_START__SHIFT) & MDP4_DTV_DISPLAY_HCTRL_START__MASK;
-}
-#define MDP4_DTV_DISPLAY_HCTRL_END__MASK                       0xffff0000
-#define MDP4_DTV_DISPLAY_HCTRL_END__SHIFT                      16
-static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_END(uint32_t val)
-{
-       return ((val) << MDP4_DTV_DISPLAY_HCTRL_END__SHIFT) & MDP4_DTV_DISPLAY_HCTRL_END__MASK;
-}
-
-#define REG_MDP4_DTV_DISPLAY_VSTART                            0x000d001c
-
-#define REG_MDP4_DTV_DISPLAY_VEND                              0x000d0020
-
-#define REG_MDP4_DTV_ACTIVE_HCTL                               0x000d002c
-#define MDP4_DTV_ACTIVE_HCTL_START__MASK                       0x00007fff
-#define MDP4_DTV_ACTIVE_HCTL_START__SHIFT                      0
-static inline uint32_t MDP4_DTV_ACTIVE_HCTL_START(uint32_t val)
-{
-       return ((val) << MDP4_DTV_ACTIVE_HCTL_START__SHIFT) & MDP4_DTV_ACTIVE_HCTL_START__MASK;
-}
-#define MDP4_DTV_ACTIVE_HCTL_END__MASK                         0x7fff0000
-#define MDP4_DTV_ACTIVE_HCTL_END__SHIFT                                16
-static inline uint32_t MDP4_DTV_ACTIVE_HCTL_END(uint32_t val)
-{
-       return ((val) << MDP4_DTV_ACTIVE_HCTL_END__SHIFT) & MDP4_DTV_ACTIVE_HCTL_END__MASK;
-}
-#define MDP4_DTV_ACTIVE_HCTL_ACTIVE_START_X                    0x80000000
-
-#define REG_MDP4_DTV_ACTIVE_VSTART                             0x000d0030
-
-#define REG_MDP4_DTV_ACTIVE_VEND                               0x000d0038
-
-#define REG_MDP4_DTV_BORDER_CLR                                        0x000d0040
-
-#define REG_MDP4_DTV_UNDERFLOW_CLR                             0x000d0044
-#define MDP4_DTV_UNDERFLOW_CLR_COLOR__MASK                     0x00ffffff
-#define MDP4_DTV_UNDERFLOW_CLR_COLOR__SHIFT                    0
-static inline uint32_t MDP4_DTV_UNDERFLOW_CLR_COLOR(uint32_t val)
-{
-       return ((val) << MDP4_DTV_UNDERFLOW_CLR_COLOR__SHIFT) & MDP4_DTV_UNDERFLOW_CLR_COLOR__MASK;
-}
-#define MDP4_DTV_UNDERFLOW_CLR_ENABLE_RECOVERY                 0x80000000
-
-#define REG_MDP4_DTV_HSYNC_SKEW                                        0x000d0048
-
-#define REG_MDP4_DTV_TEST_CNTL                                 0x000d004c
-
-#define REG_MDP4_DTV_CTRL_POLARITY                             0x000d0050
-#define MDP4_DTV_CTRL_POLARITY_HSYNC_LOW                       0x00000001
-#define MDP4_DTV_CTRL_POLARITY_VSYNC_LOW                       0x00000002
-#define MDP4_DTV_CTRL_POLARITY_DATA_EN_LOW                     0x00000004
-
-#define REG_MDP4_DSI                                           0x000e0000
-
-#define REG_MDP4_DSI_ENABLE                                    0x000e0000
-
-#define REG_MDP4_DSI_HSYNC_CTRL                                        0x000e0004
-#define MDP4_DSI_HSYNC_CTRL_PULSEW__MASK                       0x0000ffff
-#define MDP4_DSI_HSYNC_CTRL_PULSEW__SHIFT                      0
-static inline uint32_t MDP4_DSI_HSYNC_CTRL_PULSEW(uint32_t val)
-{
-       return ((val) << MDP4_DSI_HSYNC_CTRL_PULSEW__SHIFT) & MDP4_DSI_HSYNC_CTRL_PULSEW__MASK;
-}
-#define MDP4_DSI_HSYNC_CTRL_PERIOD__MASK                       0xffff0000
-#define MDP4_DSI_HSYNC_CTRL_PERIOD__SHIFT                      16
-static inline uint32_t MDP4_DSI_HSYNC_CTRL_PERIOD(uint32_t val)
-{
-       return ((val) << MDP4_DSI_HSYNC_CTRL_PERIOD__SHIFT) & MDP4_DSI_HSYNC_CTRL_PERIOD__MASK;
-}
-
-#define REG_MDP4_DSI_VSYNC_PERIOD                              0x000e0008
-
-#define REG_MDP4_DSI_VSYNC_LEN                                 0x000e000c
-
-#define REG_MDP4_DSI_DISPLAY_HCTRL                             0x000e0010
-#define MDP4_DSI_DISPLAY_HCTRL_START__MASK                     0x0000ffff
-#define MDP4_DSI_DISPLAY_HCTRL_START__SHIFT                    0
-static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_START(uint32_t val)
-{
-       return ((val) << MDP4_DSI_DISPLAY_HCTRL_START__SHIFT) & MDP4_DSI_DISPLAY_HCTRL_START__MASK;
-}
-#define MDP4_DSI_DISPLAY_HCTRL_END__MASK                       0xffff0000
-#define MDP4_DSI_DISPLAY_HCTRL_END__SHIFT                      16
-static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_END(uint32_t val)
-{
-       return ((val) << MDP4_DSI_DISPLAY_HCTRL_END__SHIFT) & MDP4_DSI_DISPLAY_HCTRL_END__MASK;
-}
-
-#define REG_MDP4_DSI_DISPLAY_VSTART                            0x000e0014
-
-#define REG_MDP4_DSI_DISPLAY_VEND                              0x000e0018
-
-#define REG_MDP4_DSI_ACTIVE_HCTL                               0x000e001c
-#define MDP4_DSI_ACTIVE_HCTL_START__MASK                       0x00007fff
-#define MDP4_DSI_ACTIVE_HCTL_START__SHIFT                      0
-static inline uint32_t MDP4_DSI_ACTIVE_HCTL_START(uint32_t val)
-{
-       return ((val) << MDP4_DSI_ACTIVE_HCTL_START__SHIFT) & MDP4_DSI_ACTIVE_HCTL_START__MASK;
-}
-#define MDP4_DSI_ACTIVE_HCTL_END__MASK                         0x7fff0000
-#define MDP4_DSI_ACTIVE_HCTL_END__SHIFT                                16
-static inline uint32_t MDP4_DSI_ACTIVE_HCTL_END(uint32_t val)
-{
-       return ((val) << MDP4_DSI_ACTIVE_HCTL_END__SHIFT) & MDP4_DSI_ACTIVE_HCTL_END__MASK;
-}
-#define MDP4_DSI_ACTIVE_HCTL_ACTIVE_START_X                    0x80000000
-
-#define REG_MDP4_DSI_ACTIVE_VSTART                             0x000e0020
-
-#define REG_MDP4_DSI_ACTIVE_VEND                               0x000e0024
-
-#define REG_MDP4_DSI_BORDER_CLR                                        0x000e0028
-
-#define REG_MDP4_DSI_UNDERFLOW_CLR                             0x000e002c
-#define MDP4_DSI_UNDERFLOW_CLR_COLOR__MASK                     0x00ffffff
-#define MDP4_DSI_UNDERFLOW_CLR_COLOR__SHIFT                    0
-static inline uint32_t MDP4_DSI_UNDERFLOW_CLR_COLOR(uint32_t val)
-{
-       return ((val) << MDP4_DSI_UNDERFLOW_CLR_COLOR__SHIFT) & MDP4_DSI_UNDERFLOW_CLR_COLOR__MASK;
-}
-#define MDP4_DSI_UNDERFLOW_CLR_ENABLE_RECOVERY                 0x80000000
-
-#define REG_MDP4_DSI_HSYNC_SKEW                                        0x000e0030
-
-#define REG_MDP4_DSI_TEST_CNTL                                 0x000e0034
-
-#define REG_MDP4_DSI_CTRL_POLARITY                             0x000e0038
-#define MDP4_DSI_CTRL_POLARITY_HSYNC_LOW                       0x00000001
-#define MDP4_DSI_CTRL_POLARITY_VSYNC_LOW                       0x00000002
-#define MDP4_DSI_CTRL_POLARITY_DATA_EN_LOW                     0x00000004
-
-
-#endif /* MDP4_XML */
diff --git a/drivers/gpu/drm/msm/disp/mdp5/mdp5.xml.h b/drivers/gpu/drm/msm/disp/mdp5/mdp5.xml.h
deleted file mode 100644 (file)
index 270e11c..0000000
+++ /dev/null
@@ -1,1979 +0,0 @@
-#ifndef MDP5_XML
-#define MDP5_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum mdp5_intf_type {
-       INTF_DISABLED = 0,
-       INTF_DSI = 1,
-       INTF_HDMI = 3,
-       INTF_LCDC = 5,
-       INTF_eDP = 9,
-       INTF_VIRTUAL = 100,
-       INTF_WB = 101,
-};
-
-enum mdp5_intfnum {
-       NO_INTF = 0,
-       INTF0 = 1,
-       INTF1 = 2,
-       INTF2 = 3,
-       INTF3 = 4,
-};
-
-enum mdp5_pipe {
-       SSPP_NONE = 0,
-       SSPP_VIG0 = 1,
-       SSPP_VIG1 = 2,
-       SSPP_VIG2 = 3,
-       SSPP_RGB0 = 4,
-       SSPP_RGB1 = 5,
-       SSPP_RGB2 = 6,
-       SSPP_DMA0 = 7,
-       SSPP_DMA1 = 8,
-       SSPP_VIG3 = 9,
-       SSPP_RGB3 = 10,
-       SSPP_CURSOR0 = 11,
-       SSPP_CURSOR1 = 12,
-};
-
-enum mdp5_format {
-       DUMMY = 0,
-};
-
-enum mdp5_ctl_mode {
-       MODE_NONE = 0,
-       MODE_WB_0_BLOCK = 1,
-       MODE_WB_1_BLOCK = 2,
-       MODE_WB_0_LINE = 3,
-       MODE_WB_1_LINE = 4,
-       MODE_WB_2_LINE = 5,
-};
-
-enum mdp5_pack_3d {
-       PACK_3D_FRAME_INT = 0,
-       PACK_3D_H_ROW_INT = 1,
-       PACK_3D_V_ROW_INT = 2,
-       PACK_3D_COL_INT = 3,
-};
-
-enum mdp5_scale_filter {
-       SCALE_FILTER_NEAREST = 0,
-       SCALE_FILTER_BIL = 1,
-       SCALE_FILTER_PCMN = 2,
-       SCALE_FILTER_CA = 3,
-};
-
-enum mdp5_pipe_bwc {
-       BWC_LOSSLESS = 0,
-       BWC_Q_HIGH = 1,
-       BWC_Q_MED = 2,
-};
-
-enum mdp5_cursor_format {
-       CURSOR_FMT_ARGB8888 = 0,
-       CURSOR_FMT_ARGB1555 = 2,
-       CURSOR_FMT_ARGB4444 = 4,
-};
-
-enum mdp5_cursor_alpha {
-       CURSOR_ALPHA_CONST = 0,
-       CURSOR_ALPHA_PER_PIXEL = 2,
-};
-
-enum mdp5_igc_type {
-       IGC_VIG = 0,
-       IGC_RGB = 1,
-       IGC_DMA = 2,
-       IGC_DSPP = 3,
-};
-
-enum mdp5_data_format {
-       DATA_FORMAT_RGB = 0,
-       DATA_FORMAT_YUV = 1,
-};
-
-enum mdp5_block_size {
-       BLOCK_SIZE_64 = 0,
-       BLOCK_SIZE_128 = 1,
-};
-
-enum mdp5_rotate_mode {
-       ROTATE_0 = 0,
-       ROTATE_90 = 1,
-};
-
-enum mdp5_chroma_downsample_method {
-       DS_MTHD_NO_PIXEL_DROP = 0,
-       DS_MTHD_PIXEL_DROP = 1,
-};
-
-#define MDP5_IRQ_WB_0_DONE                                     0x00000001
-#define MDP5_IRQ_WB_1_DONE                                     0x00000002
-#define MDP5_IRQ_WB_2_DONE                                     0x00000010
-#define MDP5_IRQ_PING_PONG_0_DONE                              0x00000100
-#define MDP5_IRQ_PING_PONG_1_DONE                              0x00000200
-#define MDP5_IRQ_PING_PONG_2_DONE                              0x00000400
-#define MDP5_IRQ_PING_PONG_3_DONE                              0x00000800
-#define MDP5_IRQ_PING_PONG_0_RD_PTR                            0x00001000
-#define MDP5_IRQ_PING_PONG_1_RD_PTR                            0x00002000
-#define MDP5_IRQ_PING_PONG_2_RD_PTR                            0x00004000
-#define MDP5_IRQ_PING_PONG_3_RD_PTR                            0x00008000
-#define MDP5_IRQ_PING_PONG_0_WR_PTR                            0x00010000
-#define MDP5_IRQ_PING_PONG_1_WR_PTR                            0x00020000
-#define MDP5_IRQ_PING_PONG_2_WR_PTR                            0x00040000
-#define MDP5_IRQ_PING_PONG_3_WR_PTR                            0x00080000
-#define MDP5_IRQ_PING_PONG_0_AUTO_REF                          0x00100000
-#define MDP5_IRQ_PING_PONG_1_AUTO_REF                          0x00200000
-#define MDP5_IRQ_PING_PONG_2_AUTO_REF                          0x00400000
-#define MDP5_IRQ_PING_PONG_3_AUTO_REF                          0x00800000
-#define MDP5_IRQ_INTF0_UNDER_RUN                               0x01000000
-#define MDP5_IRQ_INTF0_VSYNC                                   0x02000000
-#define MDP5_IRQ_INTF1_UNDER_RUN                               0x04000000
-#define MDP5_IRQ_INTF1_VSYNC                                   0x08000000
-#define MDP5_IRQ_INTF2_UNDER_RUN                               0x10000000
-#define MDP5_IRQ_INTF2_VSYNC                                   0x20000000
-#define MDP5_IRQ_INTF3_UNDER_RUN                               0x40000000
-#define MDP5_IRQ_INTF3_VSYNC                                   0x80000000
-#define REG_MDSS_HW_VERSION                                    0x00000000
-#define MDSS_HW_VERSION_STEP__MASK                             0x0000ffff
-#define MDSS_HW_VERSION_STEP__SHIFT                            0
-static inline uint32_t MDSS_HW_VERSION_STEP(uint32_t val)
-{
-       return ((val) << MDSS_HW_VERSION_STEP__SHIFT) & MDSS_HW_VERSION_STEP__MASK;
-}
-#define MDSS_HW_VERSION_MINOR__MASK                            0x0fff0000
-#define MDSS_HW_VERSION_MINOR__SHIFT                           16
-static inline uint32_t MDSS_HW_VERSION_MINOR(uint32_t val)
-{
-       return ((val) << MDSS_HW_VERSION_MINOR__SHIFT) & MDSS_HW_VERSION_MINOR__MASK;
-}
-#define MDSS_HW_VERSION_MAJOR__MASK                            0xf0000000
-#define MDSS_HW_VERSION_MAJOR__SHIFT                           28
-static inline uint32_t MDSS_HW_VERSION_MAJOR(uint32_t val)
-{
-       return ((val) << MDSS_HW_VERSION_MAJOR__SHIFT) & MDSS_HW_VERSION_MAJOR__MASK;
-}
-
-#define REG_MDSS_HW_INTR_STATUS                                        0x00000010
-#define MDSS_HW_INTR_STATUS_INTR_MDP                           0x00000001
-#define MDSS_HW_INTR_STATUS_INTR_DSI0                          0x00000010
-#define MDSS_HW_INTR_STATUS_INTR_DSI1                          0x00000020
-#define MDSS_HW_INTR_STATUS_INTR_HDMI                          0x00000100
-#define MDSS_HW_INTR_STATUS_INTR_EDP                           0x00001000
-
-#define REG_MDP5_HW_VERSION                                    0x00000000
-#define MDP5_HW_VERSION_STEP__MASK                             0x0000ffff
-#define MDP5_HW_VERSION_STEP__SHIFT                            0
-static inline uint32_t MDP5_HW_VERSION_STEP(uint32_t val)
-{
-       return ((val) << MDP5_HW_VERSION_STEP__SHIFT) & MDP5_HW_VERSION_STEP__MASK;
-}
-#define MDP5_HW_VERSION_MINOR__MASK                            0x0fff0000
-#define MDP5_HW_VERSION_MINOR__SHIFT                           16
-static inline uint32_t MDP5_HW_VERSION_MINOR(uint32_t val)
-{
-       return ((val) << MDP5_HW_VERSION_MINOR__SHIFT) & MDP5_HW_VERSION_MINOR__MASK;
-}
-#define MDP5_HW_VERSION_MAJOR__MASK                            0xf0000000
-#define MDP5_HW_VERSION_MAJOR__SHIFT                           28
-static inline uint32_t MDP5_HW_VERSION_MAJOR(uint32_t val)
-{
-       return ((val) << MDP5_HW_VERSION_MAJOR__SHIFT) & MDP5_HW_VERSION_MAJOR__MASK;
-}
-
-#define REG_MDP5_DISP_INTF_SEL                                 0x00000004
-#define MDP5_DISP_INTF_SEL_INTF0__MASK                         0x000000ff
-#define MDP5_DISP_INTF_SEL_INTF0__SHIFT                                0
-static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)
-{
-       return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
-}
-#define MDP5_DISP_INTF_SEL_INTF1__MASK                         0x0000ff00
-#define MDP5_DISP_INTF_SEL_INTF1__SHIFT                                8
-static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)
-{
-       return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
-}
-#define MDP5_DISP_INTF_SEL_INTF2__MASK                         0x00ff0000
-#define MDP5_DISP_INTF_SEL_INTF2__SHIFT                                16
-static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)
-{
-       return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
-}
-#define MDP5_DISP_INTF_SEL_INTF3__MASK                         0xff000000
-#define MDP5_DISP_INTF_SEL_INTF3__SHIFT                                24
-static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)
-{
-       return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
-}
-
-#define REG_MDP5_INTR_EN                                       0x00000010
-
-#define REG_MDP5_INTR_STATUS                                   0x00000014
-
-#define REG_MDP5_INTR_CLEAR                                    0x00000018
-
-#define REG_MDP5_HIST_INTR_EN                                  0x0000001c
-
-#define REG_MDP5_HIST_INTR_STATUS                              0x00000020
-
-#define REG_MDP5_HIST_INTR_CLEAR                               0x00000024
-
-#define REG_MDP5_SPARE_0                                       0x00000028
-#define MDP5_SPARE_0_SPLIT_DPL_SINGLE_FLUSH_EN                 0x00000001
-
-static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000080 + 0x4*i0; }
-
-static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000080 + 0x4*i0; }
-#define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK                     0x000000ff
-#define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT                    0
-static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
-}
-#define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK                     0x0000ff00
-#define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT                    8
-static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
-}
-#define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK                     0x00ff0000
-#define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT                    16
-static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
-}
-
-static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000130 + 0x4*i0; }
-
-static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000130 + 0x4*i0; }
-#define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK                     0x000000ff
-#define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT                    0
-static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
-}
-#define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK                     0x0000ff00
-#define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT                    8
-static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
-}
-#define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK                     0x00ff0000
-#define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT                    16
-static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(uint32_t val)
-{
-       return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
-}
-
-static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
-{
-       switch (idx) {
-               case IGC_VIG: return 0x00000200;
-               case IGC_RGB: return 0x00000210;
-               case IGC_DMA: return 0x00000220;
-               case IGC_DSPP: return 0x00000300;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
-
-static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
-#define MDP5_IGC_LUT_REG_VAL__MASK                             0x00000fff
-#define MDP5_IGC_LUT_REG_VAL__SHIFT                            0
-static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
-{
-       return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
-}
-#define MDP5_IGC_LUT_REG_INDEX_UPDATE                          0x02000000
-#define MDP5_IGC_LUT_REG_DISABLE_PIPE_0                                0x10000000
-#define MDP5_IGC_LUT_REG_DISABLE_PIPE_1                                0x20000000
-#define MDP5_IGC_LUT_REG_DISABLE_PIPE_2                                0x40000000
-
-#define REG_MDP5_SPLIT_DPL_EN                                  0x000002f4
-
-#define REG_MDP5_SPLIT_DPL_UPPER                               0x000002f8
-#define MDP5_SPLIT_DPL_UPPER_SMART_PANEL                       0x00000002
-#define MDP5_SPLIT_DPL_UPPER_SMART_PANEL_FREE_RUN              0x00000004
-#define MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX                  0x00000010
-#define MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX                  0x00000100
-
-#define REG_MDP5_SPLIT_DPL_LOWER                               0x000003f0
-#define MDP5_SPLIT_DPL_LOWER_SMART_PANEL                       0x00000002
-#define MDP5_SPLIT_DPL_LOWER_SMART_PANEL_FREE_RUN              0x00000004
-#define MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC                     0x00000010
-#define MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC                     0x00000100
-
-static inline uint32_t __offset_CTL(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->ctl.base[0]);
-               case 1: return (mdp5_cfg->ctl.base[1]);
-               case 2: return (mdp5_cfg->ctl.base[2]);
-               case 3: return (mdp5_cfg->ctl.base[3]);
-               case 4: return (mdp5_cfg->ctl.base[4]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
-
-static inline uint32_t __offset_LAYER(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00000000;
-               case 1: return 0x00000004;
-               case 2: return 0x00000008;
-               case 3: return 0x0000000c;
-               case 4: return 0x00000010;
-               case 5: return 0x00000024;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
-
-static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
-#define MDP5_CTL_LAYER_REG_VIG0__MASK                          0x00000007
-#define MDP5_CTL_LAYER_REG_VIG0__SHIFT                         0
-static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
-}
-#define MDP5_CTL_LAYER_REG_VIG1__MASK                          0x00000038
-#define MDP5_CTL_LAYER_REG_VIG1__SHIFT                         3
-static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
-}
-#define MDP5_CTL_LAYER_REG_VIG2__MASK                          0x000001c0
-#define MDP5_CTL_LAYER_REG_VIG2__SHIFT                         6
-static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
-}
-#define MDP5_CTL_LAYER_REG_RGB0__MASK                          0x00000e00
-#define MDP5_CTL_LAYER_REG_RGB0__SHIFT                         9
-static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
-}
-#define MDP5_CTL_LAYER_REG_RGB1__MASK                          0x00007000
-#define MDP5_CTL_LAYER_REG_RGB1__SHIFT                         12
-static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
-}
-#define MDP5_CTL_LAYER_REG_RGB2__MASK                          0x00038000
-#define MDP5_CTL_LAYER_REG_RGB2__SHIFT                         15
-static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
-}
-#define MDP5_CTL_LAYER_REG_DMA0__MASK                          0x001c0000
-#define MDP5_CTL_LAYER_REG_DMA0__SHIFT                         18
-static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
-}
-#define MDP5_CTL_LAYER_REG_DMA1__MASK                          0x00e00000
-#define MDP5_CTL_LAYER_REG_DMA1__SHIFT                         21
-static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
-}
-#define MDP5_CTL_LAYER_REG_BORDER_COLOR                                0x01000000
-#define MDP5_CTL_LAYER_REG_CURSOR_OUT                          0x02000000
-#define MDP5_CTL_LAYER_REG_VIG3__MASK                          0x1c000000
-#define MDP5_CTL_LAYER_REG_VIG3__SHIFT                         26
-static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
-}
-#define MDP5_CTL_LAYER_REG_RGB3__MASK                          0xe0000000
-#define MDP5_CTL_LAYER_REG_RGB3__SHIFT                         29
-static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(uint32_t val)
-{
-       return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
-}
-
-static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
-#define MDP5_CTL_OP_MODE__MASK                                 0x0000000f
-#define MDP5_CTL_OP_MODE__SHIFT                                        0
-static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
-{
-       return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
-}
-#define MDP5_CTL_OP_INTF_NUM__MASK                             0x00000070
-#define MDP5_CTL_OP_INTF_NUM__SHIFT                            4
-static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
-{
-       return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
-}
-#define MDP5_CTL_OP_CMD_MODE                                   0x00020000
-#define MDP5_CTL_OP_PACK_3D_ENABLE                             0x00080000
-#define MDP5_CTL_OP_PACK_3D__MASK                              0x00300000
-#define MDP5_CTL_OP_PACK_3D__SHIFT                             20
-static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
-{
-       return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
-}
-
-static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
-#define MDP5_CTL_FLUSH_VIG0                                    0x00000001
-#define MDP5_CTL_FLUSH_VIG1                                    0x00000002
-#define MDP5_CTL_FLUSH_VIG2                                    0x00000004
-#define MDP5_CTL_FLUSH_RGB0                                    0x00000008
-#define MDP5_CTL_FLUSH_RGB1                                    0x00000010
-#define MDP5_CTL_FLUSH_RGB2                                    0x00000020
-#define MDP5_CTL_FLUSH_LM0                                     0x00000040
-#define MDP5_CTL_FLUSH_LM1                                     0x00000080
-#define MDP5_CTL_FLUSH_LM2                                     0x00000100
-#define MDP5_CTL_FLUSH_LM3                                     0x00000200
-#define MDP5_CTL_FLUSH_LM4                                     0x00000400
-#define MDP5_CTL_FLUSH_DMA0                                    0x00000800
-#define MDP5_CTL_FLUSH_DMA1                                    0x00001000
-#define MDP5_CTL_FLUSH_DSPP0                                   0x00002000
-#define MDP5_CTL_FLUSH_DSPP1                                   0x00004000
-#define MDP5_CTL_FLUSH_DSPP2                                   0x00008000
-#define MDP5_CTL_FLUSH_WB                                      0x00010000
-#define MDP5_CTL_FLUSH_CTL                                     0x00020000
-#define MDP5_CTL_FLUSH_VIG3                                    0x00040000
-#define MDP5_CTL_FLUSH_RGB3                                    0x00080000
-#define MDP5_CTL_FLUSH_LM5                                     0x00100000
-#define MDP5_CTL_FLUSH_DSPP3                                   0x00200000
-#define MDP5_CTL_FLUSH_CURSOR_0                                        0x00400000
-#define MDP5_CTL_FLUSH_CURSOR_1                                        0x00800000
-#define MDP5_CTL_FLUSH_CHROMADOWN_0                            0x04000000
-#define MDP5_CTL_FLUSH_TIMING_3                                        0x10000000
-#define MDP5_CTL_FLUSH_TIMING_2                                        0x20000000
-#define MDP5_CTL_FLUSH_TIMING_1                                        0x40000000
-#define MDP5_CTL_FLUSH_TIMING_0                                        0x80000000
-
-static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
-
-static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
-
-static inline uint32_t __offset_LAYER_EXT(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00000040;
-               case 1: return 0x00000044;
-               case 2: return 0x00000048;
-               case 3: return 0x0000004c;
-               case 4: return 0x00000050;
-               case 5: return 0x00000054;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_CTL_LAYER_EXT(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
-
-static inline uint32_t REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
-#define MDP5_CTL_LAYER_EXT_REG_VIG0_BIT3                       0x00000001
-#define MDP5_CTL_LAYER_EXT_REG_VIG1_BIT3                       0x00000004
-#define MDP5_CTL_LAYER_EXT_REG_VIG2_BIT3                       0x00000010
-#define MDP5_CTL_LAYER_EXT_REG_VIG3_BIT3                       0x00000040
-#define MDP5_CTL_LAYER_EXT_REG_RGB0_BIT3                       0x00000100
-#define MDP5_CTL_LAYER_EXT_REG_RGB1_BIT3                       0x00000400
-#define MDP5_CTL_LAYER_EXT_REG_RGB2_BIT3                       0x00001000
-#define MDP5_CTL_LAYER_EXT_REG_RGB3_BIT3                       0x00004000
-#define MDP5_CTL_LAYER_EXT_REG_DMA0_BIT3                       0x00010000
-#define MDP5_CTL_LAYER_EXT_REG_DMA1_BIT3                       0x00040000
-#define MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK                   0x00f00000
-#define MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT                  20
-static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR0(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK;
-}
-#define MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK                   0x3c000000
-#define MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT                  26
-static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR1(enum mdp_mixer_stage_id val)
-{
-       return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK;
-}
-
-static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
-{
-       switch (idx) {
-               case SSPP_NONE: return (INVALID_IDX(idx));
-               case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
-               case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
-               case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
-               case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
-               case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
-               case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
-               case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
-               case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
-               case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
-               case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
-               case SSPP_CURSOR0: return (mdp5_cfg->pipe_cursor.base[0]);
-               case SSPP_CURSOR1: return (mdp5_cfg->pipe_cursor.base[1]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
-#define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK            0x00080000
-#define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT           19
-static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
-{
-       return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
-}
-#define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK            0x00040000
-#define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT           18
-static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
-{
-       return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
-}
-#define MDP5_PIPE_OP_MODE_CSC_1_EN                             0x00020000
-
-static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK          0x00001fff
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT         0
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
-}
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK          0x1fff0000
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT         16
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK          0x00001fff
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT         0
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
-}
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK          0x1fff0000
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT         16
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK          0x00001fff
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT         0
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
-}
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK          0x1fff0000
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT         16
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK          0x00001fff
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT         0
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
-}
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK          0x1fff0000
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT         16
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK          0x00001fff
-#define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT         0
-static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
-#define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK               0x000000ff
-#define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT              0
-static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
-}
-#define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK                        0x0000ff00
-#define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT               8
-static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
-#define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK              0x000000ff
-#define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT             0
-static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
-}
-#define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK               0x0000ff00
-#define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT              8
-static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
-#define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK               0x000001ff
-#define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT              0
-static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
-#define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK              0x000001ff
-#define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT             0
-static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK                                0xffff0000
-#define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT                       16
-static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
-}
-#define MDP5_PIPE_SRC_SIZE_WIDTH__MASK                         0x0000ffff
-#define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT                                0
-static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK                    0xffff0000
-#define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT                   16
-static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
-}
-#define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK                     0x0000ffff
-#define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT                    0
-static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_XY_Y__MASK                               0xffff0000
-#define MDP5_PIPE_SRC_XY_Y__SHIFT                              16
-static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
-}
-#define MDP5_PIPE_SRC_XY_X__MASK                               0x0000ffff
-#define MDP5_PIPE_SRC_XY_X__SHIFT                              0
-static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
-#define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK                                0xffff0000
-#define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT                       16
-static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
-}
-#define MDP5_PIPE_OUT_SIZE_WIDTH__MASK                         0x0000ffff
-#define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT                                0
-static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
-#define MDP5_PIPE_OUT_XY_Y__MASK                               0xffff0000
-#define MDP5_PIPE_OUT_XY_Y__SHIFT                              16
-static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
-}
-#define MDP5_PIPE_OUT_XY_X__MASK                               0x0000ffff
-#define MDP5_PIPE_OUT_XY_X__SHIFT                              0
-static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_STRIDE_A_P0__MASK                                0x0000ffff
-#define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT                       0
-static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
-}
-#define MDP5_PIPE_SRC_STRIDE_A_P1__MASK                                0xffff0000
-#define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT                       16
-static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_STRIDE_B_P2__MASK                                0x0000ffff
-#define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT                       0
-static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
-}
-#define MDP5_PIPE_SRC_STRIDE_B_P3__MASK                                0xffff0000
-#define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT                       16
-static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK                       0x00000003
-#define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT                      0
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK                       0x0000000c
-#define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT                      2
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK                       0x00000030
-#define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT                      4
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK                       0x000000c0
-#define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT                      6
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE                      0x00000100
-#define MDP5_PIPE_SRC_FORMAT_CPP__MASK                         0x00000600
-#define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT                                9
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_ROT90                             0x00000800
-#define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK                        0x00003000
-#define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT               12
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT                      0x00020000
-#define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB                  0x00040000
-#define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK                  0x00180000
-#define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT                 19
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_FETCH_TYPE(enum mdp_fetch_type val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT) & MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK;
-}
-#define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK                 0x01800000
-#define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT                        23
-static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
-{
-       return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK                       0x000000ff
-#define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT                      0
-static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
-}
-#define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK                       0x0000ff00
-#define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT                      8
-static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
-}
-#define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK                       0x00ff0000
-#define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT                      16
-static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
-}
-#define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK                       0xff000000
-#define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT                      24
-static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SRC_OP_MODE_BWC_EN                           0x00000001
-#define MDP5_PIPE_SRC_OP_MODE_BWC__MASK                                0x00000006
-#define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT                       1
-static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
-{
-       return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
-}
-#define MDP5_PIPE_SRC_OP_MODE_FLIP_LR                          0x00002000
-#define MDP5_PIPE_SRC_OP_MODE_FLIP_UD                          0x00004000
-#define MDP5_PIPE_SRC_OP_MODE_IGC_EN                           0x00010000
-#define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0                                0x00020000
-#define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1                                0x00040000
-#define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE                      0x00400000
-#define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD                  0x00800000
-#define MDP5_PIPE_SRC_OP_MODE_SW_PIX_EXT_OVERRIDE              0x80000000
-
-static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
-#define MDP5_PIPE_DECIMATION_VERT__MASK                                0x000000ff
-#define MDP5_PIPE_DECIMATION_VERT__SHIFT                       0
-static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
-}
-#define MDP5_PIPE_DECIMATION_HORZ__MASK                                0x0000ff00
-#define MDP5_PIPE_DECIMATION_HORZ__SHIFT                       8
-static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
-}
-
-static inline uint32_t __offset_SW_PIX_EXT(enum mdp_component_type idx)
-{
-       switch (idx) {
-               case COMP_0: return 0x00000100;
-               case COMP_1_2: return 0x00000110;
-               case COMP_3: return 0x00000120;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
-
-static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
-#define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK                 0x000000ff
-#define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT                        0
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK                 0x0000ff00
-#define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT                        8
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF(int32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK                        0x00ff0000
-#define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT               16
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK                        0xff000000
-#define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT               24
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF(int32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000004 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
-#define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK                  0x000000ff
-#define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT                 0
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK                  0x0000ff00
-#define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT                 8
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF(int32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK               0x00ff0000
-#define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT              16
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK               0xff000000
-#define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT              24
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF(int32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000008 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
-#define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK       0x0000ffff
-#define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT      0
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK;
-}
-#define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK       0xffff0000
-#define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT      16
-static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM(uint32_t val)
-{
-       return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN                       0x00000001
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN                       0x00000002
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK      0x00000300
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT     8
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK;
-}
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK      0x00000c00
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT     10
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK;
-}
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK    0x00003000
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT   12
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK;
-}
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK    0x0000c000
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT   14
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK;
-}
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK      0x00030000
-#define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT     16
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK;
-}
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK      0x000c0000
-#define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT     18
-static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3(enum mdp5_scale_filter val)
-{
-       return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK;
-}
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
-
-static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
-
-static inline uint32_t __offset_LM(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->lm.base[0]);
-               case 1: return (mdp5_cfg->lm.base[1]);
-               case 2: return (mdp5_cfg->lm.base[2]);
-               case 3: return (mdp5_cfg->lm.base[3]);
-               case 4: return (mdp5_cfg->lm.base[4]);
-               case 5: return (mdp5_cfg->lm.base[5]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA                        0x00000002
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA                        0x00000004
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA                        0x00000008
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA                        0x00000010
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA                        0x00000020
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA                        0x00000040
-#define MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA                        0x00000080
-#define MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT               0x80000000
-
-static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
-#define MDP5_LM_OUT_SIZE_HEIGHT__MASK                          0xffff0000
-#define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT                         16
-static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
-{
-       return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
-}
-#define MDP5_LM_OUT_SIZE_WIDTH__MASK                           0x0000ffff
-#define MDP5_LM_OUT_SIZE_WIDTH__SHIFT                          0
-static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
-{
-       return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
-
-static inline uint32_t __offset_BLEND(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return 0x00000020;
-               case 1: return 0x00000050;
-               case 2: return 0x00000080;
-               case 3: return 0x000000b0;
-               case 4: return 0x00000230;
-               case 5: return 0x00000260;
-               case 6: return 0x00000290;
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
-#define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK                   0x00000003
-#define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT                  0
-static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
-{
-       return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
-}
-#define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA                     0x00000004
-#define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA                     0x00000008
-#define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA                 0x00000010
-#define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN                     0x00000020
-#define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK                   0x00000300
-#define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT                  8
-static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
-{
-       return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
-}
-#define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA                     0x00000400
-#define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA                     0x00000800
-#define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA                 0x00001000
-#define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN                     0x00002000
-
-static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000c + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000010 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000014 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000018 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000001c + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + __offset_BLEND(i1); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK                    0x0000ffff
-#define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT                   0
-static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
-}
-#define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK                    0xffff0000
-#define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT                   16
-static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_SIZE_ROI_W__MASK                                0x0000ffff
-#define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT                       0
-static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
-}
-#define MDP5_LM_CURSOR_SIZE_ROI_H__MASK                                0xffff0000
-#define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT                       16
-static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_XY_SRC_X__MASK                          0x0000ffff
-#define MDP5_LM_CURSOR_XY_SRC_X__SHIFT                         0
-static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
-}
-#define MDP5_LM_CURSOR_XY_SRC_Y__MASK                          0xffff0000
-#define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT                         16
-static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK                     0x0000ffff
-#define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT                    0
-static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK                     0x00000007
-#define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT                    0
-static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
-{
-       return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_START_XY_X_START__MASK                  0x0000ffff
-#define MDP5_LM_CURSOR_START_XY_X_START__SHIFT                 0
-static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
-}
-#define MDP5_LM_CURSOR_START_XY_Y_START__MASK                  0xffff0000
-#define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT                 16
-static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
-{
-       return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
-}
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
-#define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN                   0x00000001
-#define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK      0x00000006
-#define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT     1
-static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
-{
-       return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
-}
-#define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN            0x00000008
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
-
-static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
-
-static inline uint32_t __offset_DSPP(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->dspp.base[0]);
-               case 1: return (mdp5_cfg->dspp.base[1]);
-               case 2: return (mdp5_cfg->dspp.base[2]);
-               case 3: return (mdp5_cfg->dspp.base[3]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
-#define MDP5_DSPP_OP_MODE_IGC_LUT_EN                           0x00000001
-#define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK                    0x0000000e
-#define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT                   1
-static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
-{
-       return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
-}
-#define MDP5_DSPP_OP_MODE_PCC_EN                               0x00000010
-#define MDP5_DSPP_OP_MODE_DITHER_EN                            0x00000100
-#define MDP5_DSPP_OP_MODE_HIST_EN                              0x00010000
-#define MDP5_DSPP_OP_MODE_AUTO_CLEAR                           0x00020000
-#define MDP5_DSPP_OP_MODE_HIST_LUT_EN                          0x00080000
-#define MDP5_DSPP_OP_MODE_PA_EN                                        0x00100000
-#define MDP5_DSPP_OP_MODE_GAMUT_EN                             0x00800000
-#define MDP5_DSPP_OP_MODE_GAMUT_ORDER                          0x01000000
-
-static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
-
-static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
-
-static inline uint32_t __offset_PP(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->pp.base[0]);
-               case 1: return (mdp5_cfg->pp.base[1]);
-               case 2: return (mdp5_cfg->pp.base[2]);
-               case 3: return (mdp5_cfg->pp.base[3]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_PP(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_TEAR_CHECK_EN(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_VSYNC(uint32_t i0) { return 0x00000004 + __offset_PP(i0); }
-#define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK                  0x0007ffff
-#define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT                 0
-static inline uint32_t MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT) & MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK;
-}
-#define MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN                   0x00080000
-#define MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN                                0x00100000
-
-static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_HEIGHT(uint32_t i0) { return 0x00000008 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_SYNC_WRCOUNT(uint32_t i0) { return 0x0000000c + __offset_PP(i0); }
-#define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK                  0x0000ffff
-#define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT                 0
-static inline uint32_t MDP5_PP_SYNC_WRCOUNT_LINE_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK;
-}
-#define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK                 0xffff0000
-#define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT                        16
-static inline uint32_t MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK;
-}
-
-static inline uint32_t REG_MDP5_PP_VSYNC_INIT_VAL(uint32_t i0) { return 0x00000010 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_INT_COUNT_VAL(uint32_t i0) { return 0x00000014 + __offset_PP(i0); }
-#define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK                 0x0000ffff
-#define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT                        0
-static inline uint32_t MDP5_PP_INT_COUNT_VAL_LINE_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK;
-}
-#define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK                        0xffff0000
-#define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT               16
-static inline uint32_t MDP5_PP_INT_COUNT_VAL_FRAME_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK;
-}
-
-static inline uint32_t REG_MDP5_PP_SYNC_THRESH(uint32_t i0) { return 0x00000018 + __offset_PP(i0); }
-#define MDP5_PP_SYNC_THRESH_START__MASK                                0x0000ffff
-#define MDP5_PP_SYNC_THRESH_START__SHIFT                       0
-static inline uint32_t MDP5_PP_SYNC_THRESH_START(uint32_t val)
-{
-       return ((val) << MDP5_PP_SYNC_THRESH_START__SHIFT) & MDP5_PP_SYNC_THRESH_START__MASK;
-}
-#define MDP5_PP_SYNC_THRESH_CONTINUE__MASK                     0xffff0000
-#define MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT                    16
-static inline uint32_t MDP5_PP_SYNC_THRESH_CONTINUE(uint32_t val)
-{
-       return ((val) << MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT) & MDP5_PP_SYNC_THRESH_CONTINUE__MASK;
-}
-
-static inline uint32_t REG_MDP5_PP_START_POS(uint32_t i0) { return 0x0000001c + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_RD_PTR_IRQ(uint32_t i0) { return 0x00000020 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_WR_PTR_IRQ(uint32_t i0) { return 0x00000024 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_OUT_LINE_COUNT(uint32_t i0) { return 0x00000028 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_PP_LINE_COUNT(uint32_t i0) { return 0x0000002c + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_AUTOREFRESH_CONFIG(uint32_t i0) { return 0x00000030 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_FBC_MODE(uint32_t i0) { return 0x00000034 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_FBC_BUDGET_CTL(uint32_t i0) { return 0x00000038 + __offset_PP(i0); }
-
-static inline uint32_t REG_MDP5_PP_FBC_LOSSY_MODE(uint32_t i0) { return 0x0000003c + __offset_PP(i0); }
-
-static inline uint32_t __offset_WB(uint32_t idx)
-{
-       switch (idx) {
-#if 0  /* TEMPORARY until patch that adds wb.base[] is merged */
-               case 0: return (mdp5_cfg->wb.base[0]);
-               case 1: return (mdp5_cfg->wb.base[1]);
-               case 2: return (mdp5_cfg->wb.base[2]);
-               case 3: return (mdp5_cfg->wb.base[3]);
-               case 4: return (mdp5_cfg->wb.base[4]);
-#endif
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_WB(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST_FORMAT(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
-#define MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK                     0x00000003
-#define MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT                    0
-static inline uint32_t MDP5_WB_DST_FORMAT_DSTC0_OUT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK                     0x0000000c
-#define MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT                    2
-static inline uint32_t MDP5_WB_DST_FORMAT_DSTC1_OUT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK                     0x00000030
-#define MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT                    4
-static inline uint32_t MDP5_WB_DST_FORMAT_DSTC2_OUT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK                     0x000000c0
-#define MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT                    6
-static inline uint32_t MDP5_WB_DST_FORMAT_DSTC3_OUT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DSTC3_EN                            0x00000100
-#define MDP5_WB_DST_FORMAT_DST_BPP__MASK                       0x00000600
-#define MDP5_WB_DST_FORMAT_DST_BPP__SHIFT                      9
-static inline uint32_t MDP5_WB_DST_FORMAT_DST_BPP(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DST_BPP__SHIFT) & MDP5_WB_DST_FORMAT_DST_BPP__MASK;
-}
-#define MDP5_WB_DST_FORMAT_PACK_COUNT__MASK                    0x00003000
-#define MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT                   12
-static inline uint32_t MDP5_WB_DST_FORMAT_PACK_COUNT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT) & MDP5_WB_DST_FORMAT_PACK_COUNT__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DST_ALPHA_X                         0x00004000
-#define MDP5_WB_DST_FORMAT_PACK_TIGHT                          0x00020000
-#define MDP5_WB_DST_FORMAT_PACK_ALIGN_MSB                      0x00040000
-#define MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK                  0x00180000
-#define MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT                 19
-static inline uint32_t MDP5_WB_DST_FORMAT_WRITE_PLANES(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT) & MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DST_DITHER_EN                       0x00400000
-#define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK               0x03800000
-#define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT              23
-static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK;
-}
-#define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK               0x3c000000
-#define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT              26
-static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SITE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK;
-}
-#define MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK                  0xc0000000
-#define MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT                 30
-static inline uint32_t MDP5_WB_DST_FORMAT_FRAME_FORMAT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT) & MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_DST_OP_MODE(uint32_t i0) { return 0x00000004 + __offset_WB(i0); }
-#define MDP5_WB_DST_OP_MODE_BWC_ENC_EN                         0x00000001
-#define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK                   0x00000006
-#define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT                  1
-static inline uint32_t MDP5_WB_DST_OP_MODE_BWC_ENC_OP(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT) & MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK                   0x00000010
-#define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT                  4
-static inline uint32_t MDP5_WB_DST_OP_MODE_BLOCK_SIZE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT) & MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_ROT_MODE__MASK                     0x00000020
-#define MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT                    5
-static inline uint32_t MDP5_WB_DST_OP_MODE_ROT_MODE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT) & MDP5_WB_DST_OP_MODE_ROT_MODE__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_ROT_EN                             0x00000040
-#define MDP5_WB_DST_OP_MODE_CSC_EN                             0x00000100
-#define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK          0x00000200
-#define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT         9
-static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK          0x00000400
-#define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT         10
-static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_EN               0x00000800
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK     0x00001000
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT    12
-static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK     0x00002000
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT    13
-static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK;
-}
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK     0x00004000
-#define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT    14
-static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_DST_PACK_PATTERN(uint32_t i0) { return 0x00000008 + __offset_WB(i0); }
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK                        0x00000003
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT               0
-static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT0(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK;
-}
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK                        0x00000300
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT               8
-static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT1(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK;
-}
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK                        0x00030000
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT               16
-static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT2(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK;
-}
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK                        0x03000000
-#define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT               24
-static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT3(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_DST0_ADDR(uint32_t i0) { return 0x0000000c + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST1_ADDR(uint32_t i0) { return 0x00000010 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST2_ADDR(uint32_t i0) { return 0x00000014 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST3_ADDR(uint32_t i0) { return 0x00000018 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST_YSTRIDE0(uint32_t i0) { return 0x0000001c + __offset_WB(i0); }
-#define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK                        0x0000ffff
-#define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT               0
-static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK;
-}
-#define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK                        0xffff0000
-#define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT               16
-static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_DST_YSTRIDE1(uint32_t i0) { return 0x00000020 + __offset_WB(i0); }
-#define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK                        0x0000ffff
-#define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT               0
-static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK;
-}
-#define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK                        0xffff0000
-#define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT               16
-static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE(uint32_t val)
-{
-       return ((val) << MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_DST_DITHER_BITDEPTH(uint32_t i0) { return 0x00000024 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW0(uint32_t i0) { return 0x00000030 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW1(uint32_t i0) { return 0x00000034 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW2(uint32_t i0) { return 0x00000038 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW3(uint32_t i0) { return 0x0000003c + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_DST_WRITE_CONFIG(uint32_t i0) { return 0x00000048 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_ROTATION_DNSCALER(uint32_t i0) { return 0x00000050 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_0_3(uint32_t i0) { return 0x00000060 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_1_2(uint32_t i0) { return 0x00000064 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_0_3(uint32_t i0) { return 0x00000068 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_1_2(uint32_t i0) { return 0x0000006c + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_OUT_SIZE(uint32_t i0) { return 0x00000074 + __offset_WB(i0); }
-#define MDP5_WB_OUT_SIZE_DST_W__MASK                           0x0000ffff
-#define MDP5_WB_OUT_SIZE_DST_W__SHIFT                          0
-static inline uint32_t MDP5_WB_OUT_SIZE_DST_W(uint32_t val)
-{
-       return ((val) << MDP5_WB_OUT_SIZE_DST_W__SHIFT) & MDP5_WB_OUT_SIZE_DST_W__MASK;
-}
-#define MDP5_WB_OUT_SIZE_DST_H__MASK                           0xffff0000
-#define MDP5_WB_OUT_SIZE_DST_H__SHIFT                          16
-static inline uint32_t MDP5_WB_OUT_SIZE_DST_H(uint32_t val)
-{
-       return ((val) << MDP5_WB_OUT_SIZE_DST_H__SHIFT) & MDP5_WB_OUT_SIZE_DST_H__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_ALPHA_X_VALUE(uint32_t i0) { return 0x00000078 + __offset_WB(i0); }
-
-static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_0(uint32_t i0) { return 0x00000260 + __offset_WB(i0); }
-#define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK              0x00001fff
-#define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK;
-}
-#define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK              0x1fff0000
-#define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT             16
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_1(uint32_t i0) { return 0x00000264 + __offset_WB(i0); }
-#define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK              0x00001fff
-#define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK;
-}
-#define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK              0x1fff0000
-#define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT             16
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_2(uint32_t i0) { return 0x00000268 + __offset_WB(i0); }
-#define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK              0x00001fff
-#define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK;
-}
-#define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK              0x1fff0000
-#define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT             16
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_3(uint32_t i0) { return 0x0000026c + __offset_WB(i0); }
-#define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK              0x00001fff
-#define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK;
-}
-#define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK              0x1fff0000
-#define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT             16
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_4(uint32_t i0) { return 0x00000270 + __offset_WB(i0); }
-#define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK              0x00001fff
-#define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
-#define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK               0x000000ff
-#define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT              0
-static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK;
-}
-#define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK                        0x0000ff00
-#define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT               8
-static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
-#define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK              0x000000ff
-#define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK;
-}
-#define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK               0x0000ff00
-#define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT              8
-static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
-#define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK               0x000001ff
-#define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT              0
-static inline uint32_t MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK;
-}
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
-
-static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
-#define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK              0x000001ff
-#define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT             0
-static inline uint32_t MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE(uint32_t val)
-{
-       return ((val) << MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK;
-}
-
-static inline uint32_t __offset_INTF(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->intf.base[0]);
-               case 1: return (mdp5_cfg->intf.base[1]);
-               case 2: return (mdp5_cfg->intf.base[2]);
-               case 3: return (mdp5_cfg->intf.base[3]);
-               case 4: return (mdp5_cfg->intf.base[4]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
-#define MDP5_INTF_HSYNC_CTL_PULSEW__MASK                       0x0000ffff
-#define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT                      0
-static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
-{
-       return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
-}
-#define MDP5_INTF_HSYNC_CTL_PERIOD__MASK                       0xffff0000
-#define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT                      16
-static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
-{
-       return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
-}
-
-static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
-#define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK                   0x7fffffff
-#define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT                  0
-static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
-{
-       return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
-}
-#define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE             0x80000000
-
-static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
-#define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK                   0x7fffffff
-#define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT                  0
-static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
-{
-       return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
-}
-
-static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
-#define MDP5_INTF_DISPLAY_HCTL_START__MASK                     0x0000ffff
-#define MDP5_INTF_DISPLAY_HCTL_START__SHIFT                    0
-static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
-{
-       return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
-}
-#define MDP5_INTF_DISPLAY_HCTL_END__MASK                       0xffff0000
-#define MDP5_INTF_DISPLAY_HCTL_END__SHIFT                      16
-static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
-{
-       return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
-}
-
-static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
-#define MDP5_INTF_ACTIVE_HCTL_START__MASK                      0x00007fff
-#define MDP5_INTF_ACTIVE_HCTL_START__SHIFT                     0
-static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
-{
-       return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
-}
-#define MDP5_INTF_ACTIVE_HCTL_END__MASK                                0x7fff0000
-#define MDP5_INTF_ACTIVE_HCTL_END__SHIFT                       16
-static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
-{
-       return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
-}
-#define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE                  0x80000000
-
-static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
-#define MDP5_INTF_POLARITY_CTL_HSYNC_LOW                       0x00000001
-#define MDP5_INTF_POLARITY_CTL_VSYNC_LOW                       0x00000002
-#define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW                     0x00000004
-
-static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
-
-static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
-
-static inline uint32_t __offset_AD(uint32_t idx)
-{
-       switch (idx) {
-               case 0: return (mdp5_cfg->ad.base[0]);
-               case 1: return (mdp5_cfg->ad.base[1]);
-               default: return INVALID_IDX(idx);
-       }
-}
-static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
-
-static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
-
-
-#endif /* MDP5_XML */
diff --git a/drivers/gpu/drm/msm/disp/mdp_common.xml.h b/drivers/gpu/drm/msm/disp/mdp_common.xml.h
deleted file mode 100644 (file)
index 4dd8d7d..0000000
+++ /dev/null
@@ -1,111 +0,0 @@
-#ifndef MDP_COMMON_XML
-#define MDP_COMMON_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum mdp_chroma_samp_type {
-       CHROMA_FULL = 0,
-       CHROMA_H2V1 = 1,
-       CHROMA_H1V2 = 2,
-       CHROMA_420 = 3,
-};
-
-enum mdp_fetch_type {
-       MDP_PLANE_INTERLEAVED = 0,
-       MDP_PLANE_PLANAR = 1,
-       MDP_PLANE_PSEUDO_PLANAR = 2,
-};
-
-enum mdp_mixer_stage_id {
-       STAGE_UNUSED = 0,
-       STAGE_BASE = 1,
-       STAGE0 = 2,
-       STAGE1 = 3,
-       STAGE2 = 4,
-       STAGE3 = 5,
-       STAGE4 = 6,
-       STAGE5 = 7,
-       STAGE6 = 8,
-       STAGE_MAX = 8,
-};
-
-enum mdp_alpha_type {
-       FG_CONST = 0,
-       BG_CONST = 1,
-       FG_PIXEL = 2,
-       BG_PIXEL = 3,
-};
-
-enum mdp_component_type {
-       COMP_0 = 0,
-       COMP_1_2 = 1,
-       COMP_3 = 2,
-       COMP_MAX = 3,
-};
-
-enum mdp_bpc {
-       BPC1 = 0,
-       BPC5 = 1,
-       BPC6 = 2,
-       BPC8 = 3,
-};
-
-enum mdp_bpc_alpha {
-       BPC1A = 0,
-       BPC4A = 1,
-       BPC6A = 2,
-       BPC8A = 3,
-};
-
-
-#endif /* MDP_COMMON_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi.xml.h b/drivers/gpu/drm/msm/dsi/dsi.xml.h
deleted file mode 100644 (file)
index 2a7d980..0000000
+++ /dev/null
@@ -1,790 +0,0 @@
-#ifndef DSI_XML
-#define DSI_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum dsi_traffic_mode {
-       NON_BURST_SYNCH_PULSE = 0,
-       NON_BURST_SYNCH_EVENT = 1,
-       BURST_MODE = 2,
-};
-
-enum dsi_vid_dst_format {
-       VID_DST_FORMAT_RGB565 = 0,
-       VID_DST_FORMAT_RGB666 = 1,
-       VID_DST_FORMAT_RGB666_LOOSE = 2,
-       VID_DST_FORMAT_RGB888 = 3,
-};
-
-enum dsi_rgb_swap {
-       SWAP_RGB = 0,
-       SWAP_RBG = 1,
-       SWAP_BGR = 2,
-       SWAP_BRG = 3,
-       SWAP_GRB = 4,
-       SWAP_GBR = 5,
-};
-
-enum dsi_cmd_trigger {
-       TRIGGER_NONE = 0,
-       TRIGGER_SEOF = 1,
-       TRIGGER_TE = 2,
-       TRIGGER_SW = 4,
-       TRIGGER_SW_SEOF = 5,
-       TRIGGER_SW_TE = 6,
-};
-
-enum dsi_cmd_dst_format {
-       CMD_DST_FORMAT_RGB111 = 0,
-       CMD_DST_FORMAT_RGB332 = 3,
-       CMD_DST_FORMAT_RGB444 = 4,
-       CMD_DST_FORMAT_RGB565 = 6,
-       CMD_DST_FORMAT_RGB666 = 7,
-       CMD_DST_FORMAT_RGB888 = 8,
-};
-
-enum dsi_lane_swap {
-       LANE_SWAP_0123 = 0,
-       LANE_SWAP_3012 = 1,
-       LANE_SWAP_2301 = 2,
-       LANE_SWAP_1230 = 3,
-       LANE_SWAP_0321 = 4,
-       LANE_SWAP_1032 = 5,
-       LANE_SWAP_2103 = 6,
-       LANE_SWAP_3210 = 7,
-};
-
-enum video_config_bpp {
-       VIDEO_CONFIG_18BPP = 0,
-       VIDEO_CONFIG_24BPP = 1,
-};
-
-enum video_pattern_sel {
-       VID_PRBS = 0,
-       VID_INCREMENTAL = 1,
-       VID_FIXED = 2,
-       VID_MDSS_GENERAL_PATTERN = 3,
-};
-
-enum cmd_mdp_stream0_pattern_sel {
-       CMD_MDP_PRBS = 0,
-       CMD_MDP_INCREMENTAL = 1,
-       CMD_MDP_FIXED = 2,
-       CMD_MDP_MDSS_GENERAL_PATTERN = 3,
-};
-
-enum cmd_dma_pattern_sel {
-       CMD_DMA_PRBS = 0,
-       CMD_DMA_INCREMENTAL = 1,
-       CMD_DMA_FIXED = 2,
-       CMD_DMA_CUSTOM_PATTERN_DMA_FIFO = 3,
-};
-
-#define DSI_IRQ_CMD_DMA_DONE                                   0x00000001
-#define DSI_IRQ_MASK_CMD_DMA_DONE                              0x00000002
-#define DSI_IRQ_CMD_MDP_DONE                                   0x00000100
-#define DSI_IRQ_MASK_CMD_MDP_DONE                              0x00000200
-#define DSI_IRQ_VIDEO_DONE                                     0x00010000
-#define DSI_IRQ_MASK_VIDEO_DONE                                        0x00020000
-#define DSI_IRQ_BTA_DONE                                       0x00100000
-#define DSI_IRQ_MASK_BTA_DONE                                  0x00200000
-#define DSI_IRQ_ERROR                                          0x01000000
-#define DSI_IRQ_MASK_ERROR                                     0x02000000
-#define REG_DSI_6G_HW_VERSION                                  0x00000000
-#define DSI_6G_HW_VERSION_MAJOR__MASK                          0xf0000000
-#define DSI_6G_HW_VERSION_MAJOR__SHIFT                         28
-static inline uint32_t DSI_6G_HW_VERSION_MAJOR(uint32_t val)
-{
-       return ((val) << DSI_6G_HW_VERSION_MAJOR__SHIFT) & DSI_6G_HW_VERSION_MAJOR__MASK;
-}
-#define DSI_6G_HW_VERSION_MINOR__MASK                          0x0fff0000
-#define DSI_6G_HW_VERSION_MINOR__SHIFT                         16
-static inline uint32_t DSI_6G_HW_VERSION_MINOR(uint32_t val)
-{
-       return ((val) << DSI_6G_HW_VERSION_MINOR__SHIFT) & DSI_6G_HW_VERSION_MINOR__MASK;
-}
-#define DSI_6G_HW_VERSION_STEP__MASK                           0x0000ffff
-#define DSI_6G_HW_VERSION_STEP__SHIFT                          0
-static inline uint32_t DSI_6G_HW_VERSION_STEP(uint32_t val)
-{
-       return ((val) << DSI_6G_HW_VERSION_STEP__SHIFT) & DSI_6G_HW_VERSION_STEP__MASK;
-}
-
-#define REG_DSI_CTRL                                           0x00000000
-#define DSI_CTRL_ENABLE                                                0x00000001
-#define DSI_CTRL_VID_MODE_EN                                   0x00000002
-#define DSI_CTRL_CMD_MODE_EN                                   0x00000004
-#define DSI_CTRL_LANE0                                         0x00000010
-#define DSI_CTRL_LANE1                                         0x00000020
-#define DSI_CTRL_LANE2                                         0x00000040
-#define DSI_CTRL_LANE3                                         0x00000080
-#define DSI_CTRL_CLK_EN                                                0x00000100
-#define DSI_CTRL_ECC_CHECK                                     0x00100000
-#define DSI_CTRL_CRC_CHECK                                     0x01000000
-
-#define REG_DSI_STATUS0                                                0x00000004
-#define DSI_STATUS0_CMD_MODE_ENGINE_BUSY                       0x00000001
-#define DSI_STATUS0_CMD_MODE_DMA_BUSY                          0x00000002
-#define DSI_STATUS0_CMD_MODE_MDP_BUSY                          0x00000004
-#define DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY                     0x00000008
-#define DSI_STATUS0_DSI_BUSY                                   0x00000010
-#define DSI_STATUS0_INTERLEAVE_OP_CONTENTION                   0x80000000
-
-#define REG_DSI_FIFO_STATUS                                    0x00000008
-#define DSI_FIFO_STATUS_VIDEO_MDP_FIFO_OVERFLOW                        0x00000001
-#define DSI_FIFO_STATUS_VIDEO_MDP_FIFO_UNDERFLOW               0x00000008
-#define DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW                 0x00000080
-#define DSI_FIFO_STATUS_CMD_DMA_FIFO_RD_WATERMARK_REACH                0x00000100
-#define DSI_FIFO_STATUS_CMD_DMA_FIFO_WR_WATERMARK_REACH                0x00000200
-#define DSI_FIFO_STATUS_CMD_DMA_FIFO_UNDERFLOW                 0x00000400
-#define DSI_FIFO_STATUS_DLN0_LP_FIFO_EMPTY                     0x00001000
-#define DSI_FIFO_STATUS_DLN0_LP_FIFO_FULL                      0x00002000
-#define DSI_FIFO_STATUS_DLN0_LP_FIFO_OVERFLOW                  0x00004000
-#define DSI_FIFO_STATUS_DLN0_HS_FIFO_EMPTY                     0x00010000
-#define DSI_FIFO_STATUS_DLN0_HS_FIFO_FULL                      0x00020000
-#define DSI_FIFO_STATUS_DLN0_HS_FIFO_OVERFLOW                  0x00040000
-#define DSI_FIFO_STATUS_DLN0_HS_FIFO_UNDERFLOW                 0x00080000
-#define DSI_FIFO_STATUS_DLN1_HS_FIFO_EMPTY                     0x00100000
-#define DSI_FIFO_STATUS_DLN1_HS_FIFO_FULL                      0x00200000
-#define DSI_FIFO_STATUS_DLN1_HS_FIFO_OVERFLOW                  0x00400000
-#define DSI_FIFO_STATUS_DLN1_HS_FIFO_UNDERFLOW                 0x00800000
-#define DSI_FIFO_STATUS_DLN2_HS_FIFO_EMPTY                     0x01000000
-#define DSI_FIFO_STATUS_DLN2_HS_FIFO_FULL                      0x02000000
-#define DSI_FIFO_STATUS_DLN2_HS_FIFO_OVERFLOW                  0x04000000
-#define DSI_FIFO_STATUS_DLN2_HS_FIFO_UNDERFLOW                 0x08000000
-#define DSI_FIFO_STATUS_DLN3_HS_FIFO_EMPTY                     0x10000000
-#define DSI_FIFO_STATUS_DLN3_HS_FIFO_FULL                      0x20000000
-#define DSI_FIFO_STATUS_DLN3_HS_FIFO_OVERFLOW                  0x40000000
-#define DSI_FIFO_STATUS_DLN3_HS_FIFO_UNDERFLOW                 0x80000000
-
-#define REG_DSI_VID_CFG0                                       0x0000000c
-#define DSI_VID_CFG0_VIRT_CHANNEL__MASK                                0x00000003
-#define DSI_VID_CFG0_VIRT_CHANNEL__SHIFT                       0
-static inline uint32_t DSI_VID_CFG0_VIRT_CHANNEL(uint32_t val)
-{
-       return ((val) << DSI_VID_CFG0_VIRT_CHANNEL__SHIFT) & DSI_VID_CFG0_VIRT_CHANNEL__MASK;
-}
-#define DSI_VID_CFG0_DST_FORMAT__MASK                          0x00000030
-#define DSI_VID_CFG0_DST_FORMAT__SHIFT                         4
-static inline uint32_t DSI_VID_CFG0_DST_FORMAT(enum dsi_vid_dst_format val)
-{
-       return ((val) << DSI_VID_CFG0_DST_FORMAT__SHIFT) & DSI_VID_CFG0_DST_FORMAT__MASK;
-}
-#define DSI_VID_CFG0_TRAFFIC_MODE__MASK                                0x00000300
-#define DSI_VID_CFG0_TRAFFIC_MODE__SHIFT                       8
-static inline uint32_t DSI_VID_CFG0_TRAFFIC_MODE(enum dsi_traffic_mode val)
-{
-       return ((val) << DSI_VID_CFG0_TRAFFIC_MODE__SHIFT) & DSI_VID_CFG0_TRAFFIC_MODE__MASK;
-}
-#define DSI_VID_CFG0_BLLP_POWER_STOP                           0x00001000
-#define DSI_VID_CFG0_EOF_BLLP_POWER_STOP                       0x00008000
-#define DSI_VID_CFG0_HSA_POWER_STOP                            0x00010000
-#define DSI_VID_CFG0_HBP_POWER_STOP                            0x00100000
-#define DSI_VID_CFG0_HFP_POWER_STOP                            0x01000000
-#define DSI_VID_CFG0_PULSE_MODE_HSA_HE                         0x10000000
-
-#define REG_DSI_VID_CFG1                                       0x0000001c
-#define DSI_VID_CFG1_R_SEL                                     0x00000001
-#define DSI_VID_CFG1_G_SEL                                     0x00000010
-#define DSI_VID_CFG1_B_SEL                                     0x00000100
-#define DSI_VID_CFG1_RGB_SWAP__MASK                            0x00007000
-#define DSI_VID_CFG1_RGB_SWAP__SHIFT                           12
-static inline uint32_t DSI_VID_CFG1_RGB_SWAP(enum dsi_rgb_swap val)
-{
-       return ((val) << DSI_VID_CFG1_RGB_SWAP__SHIFT) & DSI_VID_CFG1_RGB_SWAP__MASK;
-}
-
-#define REG_DSI_ACTIVE_H                                       0x00000020
-#define DSI_ACTIVE_H_START__MASK                               0x00000fff
-#define DSI_ACTIVE_H_START__SHIFT                              0
-static inline uint32_t DSI_ACTIVE_H_START(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_H_START__SHIFT) & DSI_ACTIVE_H_START__MASK;
-}
-#define DSI_ACTIVE_H_END__MASK                                 0x0fff0000
-#define DSI_ACTIVE_H_END__SHIFT                                        16
-static inline uint32_t DSI_ACTIVE_H_END(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_H_END__SHIFT) & DSI_ACTIVE_H_END__MASK;
-}
-
-#define REG_DSI_ACTIVE_V                                       0x00000024
-#define DSI_ACTIVE_V_START__MASK                               0x00000fff
-#define DSI_ACTIVE_V_START__SHIFT                              0
-static inline uint32_t DSI_ACTIVE_V_START(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_V_START__SHIFT) & DSI_ACTIVE_V_START__MASK;
-}
-#define DSI_ACTIVE_V_END__MASK                                 0x0fff0000
-#define DSI_ACTIVE_V_END__SHIFT                                        16
-static inline uint32_t DSI_ACTIVE_V_END(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_V_END__SHIFT) & DSI_ACTIVE_V_END__MASK;
-}
-
-#define REG_DSI_TOTAL                                          0x00000028
-#define DSI_TOTAL_H_TOTAL__MASK                                        0x00000fff
-#define DSI_TOTAL_H_TOTAL__SHIFT                               0
-static inline uint32_t DSI_TOTAL_H_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_TOTAL_H_TOTAL__SHIFT) & DSI_TOTAL_H_TOTAL__MASK;
-}
-#define DSI_TOTAL_V_TOTAL__MASK                                        0x0fff0000
-#define DSI_TOTAL_V_TOTAL__SHIFT                               16
-static inline uint32_t DSI_TOTAL_V_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_TOTAL_V_TOTAL__SHIFT) & DSI_TOTAL_V_TOTAL__MASK;
-}
-
-#define REG_DSI_ACTIVE_HSYNC                                   0x0000002c
-#define DSI_ACTIVE_HSYNC_START__MASK                           0x00000fff
-#define DSI_ACTIVE_HSYNC_START__SHIFT                          0
-static inline uint32_t DSI_ACTIVE_HSYNC_START(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_HSYNC_START__SHIFT) & DSI_ACTIVE_HSYNC_START__MASK;
-}
-#define DSI_ACTIVE_HSYNC_END__MASK                             0x0fff0000
-#define DSI_ACTIVE_HSYNC_END__SHIFT                            16
-static inline uint32_t DSI_ACTIVE_HSYNC_END(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_HSYNC_END__SHIFT) & DSI_ACTIVE_HSYNC_END__MASK;
-}
-
-#define REG_DSI_ACTIVE_VSYNC_HPOS                              0x00000030
-#define DSI_ACTIVE_VSYNC_HPOS_START__MASK                      0x00000fff
-#define DSI_ACTIVE_VSYNC_HPOS_START__SHIFT                     0
-static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_START(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_VSYNC_HPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_START__MASK;
-}
-#define DSI_ACTIVE_VSYNC_HPOS_END__MASK                                0x0fff0000
-#define DSI_ACTIVE_VSYNC_HPOS_END__SHIFT                       16
-static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_END(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_VSYNC_HPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_END__MASK;
-}
-
-#define REG_DSI_ACTIVE_VSYNC_VPOS                              0x00000034
-#define DSI_ACTIVE_VSYNC_VPOS_START__MASK                      0x00000fff
-#define DSI_ACTIVE_VSYNC_VPOS_START__SHIFT                     0
-static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_START(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_VSYNC_VPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_START__MASK;
-}
-#define DSI_ACTIVE_VSYNC_VPOS_END__MASK                                0x0fff0000
-#define DSI_ACTIVE_VSYNC_VPOS_END__SHIFT                       16
-static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_END(uint32_t val)
-{
-       return ((val) << DSI_ACTIVE_VSYNC_VPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_END__MASK;
-}
-
-#define REG_DSI_CMD_DMA_CTRL                                   0x00000038
-#define DSI_CMD_DMA_CTRL_BROADCAST_EN                          0x80000000
-#define DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER                     0x10000000
-#define DSI_CMD_DMA_CTRL_LOW_POWER                             0x04000000
-
-#define REG_DSI_CMD_CFG0                                       0x0000003c
-#define DSI_CMD_CFG0_DST_FORMAT__MASK                          0x0000000f
-#define DSI_CMD_CFG0_DST_FORMAT__SHIFT                         0
-static inline uint32_t DSI_CMD_CFG0_DST_FORMAT(enum dsi_cmd_dst_format val)
-{
-       return ((val) << DSI_CMD_CFG0_DST_FORMAT__SHIFT) & DSI_CMD_CFG0_DST_FORMAT__MASK;
-}
-#define DSI_CMD_CFG0_R_SEL                                     0x00000010
-#define DSI_CMD_CFG0_G_SEL                                     0x00000100
-#define DSI_CMD_CFG0_B_SEL                                     0x00001000
-#define DSI_CMD_CFG0_INTERLEAVE_MAX__MASK                      0x00f00000
-#define DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT                     20
-static inline uint32_t DSI_CMD_CFG0_INTERLEAVE_MAX(uint32_t val)
-{
-       return ((val) << DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT) & DSI_CMD_CFG0_INTERLEAVE_MAX__MASK;
-}
-#define DSI_CMD_CFG0_RGB_SWAP__MASK                            0x00070000
-#define DSI_CMD_CFG0_RGB_SWAP__SHIFT                           16
-static inline uint32_t DSI_CMD_CFG0_RGB_SWAP(enum dsi_rgb_swap val)
-{
-       return ((val) << DSI_CMD_CFG0_RGB_SWAP__SHIFT) & DSI_CMD_CFG0_RGB_SWAP__MASK;
-}
-
-#define REG_DSI_CMD_CFG1                                       0x00000040
-#define DSI_CMD_CFG1_WR_MEM_START__MASK                                0x000000ff
-#define DSI_CMD_CFG1_WR_MEM_START__SHIFT                       0
-static inline uint32_t DSI_CMD_CFG1_WR_MEM_START(uint32_t val)
-{
-       return ((val) << DSI_CMD_CFG1_WR_MEM_START__SHIFT) & DSI_CMD_CFG1_WR_MEM_START__MASK;
-}
-#define DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK                     0x0000ff00
-#define DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT                    8
-static inline uint32_t DSI_CMD_CFG1_WR_MEM_CONTINUE(uint32_t val)
-{
-       return ((val) << DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT) & DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK;
-}
-#define DSI_CMD_CFG1_INSERT_DCS_COMMAND                                0x00010000
-
-#define REG_DSI_DMA_BASE                                       0x00000044
-
-#define REG_DSI_DMA_LEN                                                0x00000048
-
-#define REG_DSI_CMD_MDP_STREAM0_CTRL                           0x00000054
-#define DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE__MASK               0x0000003f
-#define DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE__SHIFT              0
-static inline uint32_t DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE__MASK;
-}
-#define DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL__MASK         0x00000300
-#define DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL__SHIFT                8
-static inline uint32_t DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL__MASK;
-}
-#define DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT__MASK              0xffff0000
-#define DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT__SHIFT             16
-static inline uint32_t DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT__MASK;
-}
-
-#define REG_DSI_CMD_MDP_STREAM0_TOTAL                          0x00000058
-#define DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL__MASK                        0x00000fff
-#define DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL__SHIFT               0
-static inline uint32_t DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL__MASK;
-}
-#define DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL__MASK                        0x0fff0000
-#define DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL__SHIFT               16
-static inline uint32_t DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL__MASK;
-}
-
-#define REG_DSI_CMD_MDP_STREAM1_CTRL                           0x0000005c
-#define DSI_CMD_MDP_STREAM1_CTRL_DATA_TYPE__MASK               0x0000003f
-#define DSI_CMD_MDP_STREAM1_CTRL_DATA_TYPE__SHIFT              0
-static inline uint32_t DSI_CMD_MDP_STREAM1_CTRL_DATA_TYPE(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM1_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MDP_STREAM1_CTRL_DATA_TYPE__MASK;
-}
-#define DSI_CMD_MDP_STREAM1_CTRL_VIRTUAL_CHANNEL__MASK         0x00000300
-#define DSI_CMD_MDP_STREAM1_CTRL_VIRTUAL_CHANNEL__SHIFT                8
-static inline uint32_t DSI_CMD_MDP_STREAM1_CTRL_VIRTUAL_CHANNEL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM1_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MDP_STREAM1_CTRL_VIRTUAL_CHANNEL__MASK;
-}
-#define DSI_CMD_MDP_STREAM1_CTRL_WORD_COUNT__MASK              0xffff0000
-#define DSI_CMD_MDP_STREAM1_CTRL_WORD_COUNT__SHIFT             16
-static inline uint32_t DSI_CMD_MDP_STREAM1_CTRL_WORD_COUNT(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM1_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MDP_STREAM1_CTRL_WORD_COUNT__MASK;
-}
-
-#define REG_DSI_CMD_MDP_STREAM1_TOTAL                          0x00000060
-#define DSI_CMD_MDP_STREAM1_TOTAL_H_TOTAL__MASK                        0x0000ffff
-#define DSI_CMD_MDP_STREAM1_TOTAL_H_TOTAL__SHIFT               0
-static inline uint32_t DSI_CMD_MDP_STREAM1_TOTAL_H_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM1_TOTAL_H_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM1_TOTAL_H_TOTAL__MASK;
-}
-#define DSI_CMD_MDP_STREAM1_TOTAL_V_TOTAL__MASK                        0xffff0000
-#define DSI_CMD_MDP_STREAM1_TOTAL_V_TOTAL__SHIFT               16
-static inline uint32_t DSI_CMD_MDP_STREAM1_TOTAL_V_TOTAL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MDP_STREAM1_TOTAL_V_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM1_TOTAL_V_TOTAL__MASK;
-}
-
-#define REG_DSI_ACK_ERR_STATUS                                 0x00000064
-
-static inline uint32_t REG_DSI_RDBK(uint32_t i0) { return 0x00000068 + 0x4*i0; }
-
-static inline uint32_t REG_DSI_RDBK_DATA(uint32_t i0) { return 0x00000068 + 0x4*i0; }
-
-#define REG_DSI_TRIG_CTRL                                      0x00000080
-#define DSI_TRIG_CTRL_DMA_TRIGGER__MASK                                0x00000007
-#define DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT                       0
-static inline uint32_t DSI_TRIG_CTRL_DMA_TRIGGER(enum dsi_cmd_trigger val)
-{
-       return ((val) << DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT) & DSI_TRIG_CTRL_DMA_TRIGGER__MASK;
-}
-#define DSI_TRIG_CTRL_MDP_TRIGGER__MASK                                0x00000070
-#define DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT                       4
-static inline uint32_t DSI_TRIG_CTRL_MDP_TRIGGER(enum dsi_cmd_trigger val)
-{
-       return ((val) << DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT) & DSI_TRIG_CTRL_MDP_TRIGGER__MASK;
-}
-#define DSI_TRIG_CTRL_STREAM__MASK                             0x00000300
-#define DSI_TRIG_CTRL_STREAM__SHIFT                            8
-static inline uint32_t DSI_TRIG_CTRL_STREAM(uint32_t val)
-{
-       return ((val) << DSI_TRIG_CTRL_STREAM__SHIFT) & DSI_TRIG_CTRL_STREAM__MASK;
-}
-#define DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME                   0x00001000
-#define DSI_TRIG_CTRL_TE                                       0x80000000
-
-#define REG_DSI_TRIG_DMA                                       0x0000008c
-
-#define REG_DSI_DLN0_PHY_ERR                                   0x000000b0
-#define DSI_DLN0_PHY_ERR_DLN0_ERR_ESC                          0x00000001
-#define DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC                     0x00000010
-#define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL                      0x00000100
-#define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0               0x00001000
-#define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1               0x00010000
-
-#define REG_DSI_LP_TIMER_CTRL                                  0x000000b4
-#define DSI_LP_TIMER_CTRL_LP_RX_TO__MASK                       0x0000ffff
-#define DSI_LP_TIMER_CTRL_LP_RX_TO__SHIFT                      0
-static inline uint32_t DSI_LP_TIMER_CTRL_LP_RX_TO(uint32_t val)
-{
-       return ((val) << DSI_LP_TIMER_CTRL_LP_RX_TO__SHIFT) & DSI_LP_TIMER_CTRL_LP_RX_TO__MASK;
-}
-#define DSI_LP_TIMER_CTRL_BTA_TO__MASK                         0xffff0000
-#define DSI_LP_TIMER_CTRL_BTA_TO__SHIFT                                16
-static inline uint32_t DSI_LP_TIMER_CTRL_BTA_TO(uint32_t val)
-{
-       return ((val) << DSI_LP_TIMER_CTRL_BTA_TO__SHIFT) & DSI_LP_TIMER_CTRL_BTA_TO__MASK;
-}
-
-#define REG_DSI_HS_TIMER_CTRL                                  0x000000b8
-#define DSI_HS_TIMER_CTRL_HS_TX_TO__MASK                       0x0000ffff
-#define DSI_HS_TIMER_CTRL_HS_TX_TO__SHIFT                      0
-static inline uint32_t DSI_HS_TIMER_CTRL_HS_TX_TO(uint32_t val)
-{
-       return ((val) << DSI_HS_TIMER_CTRL_HS_TX_TO__SHIFT) & DSI_HS_TIMER_CTRL_HS_TX_TO__MASK;
-}
-#define DSI_HS_TIMER_CTRL_TIMER_RESOLUTION__MASK               0x000f0000
-#define DSI_HS_TIMER_CTRL_TIMER_RESOLUTION__SHIFT              16
-static inline uint32_t DSI_HS_TIMER_CTRL_TIMER_RESOLUTION(uint32_t val)
-{
-       return ((val) << DSI_HS_TIMER_CTRL_TIMER_RESOLUTION__SHIFT) & DSI_HS_TIMER_CTRL_TIMER_RESOLUTION__MASK;
-}
-#define DSI_HS_TIMER_CTRL_HS_TX_TO_STOP_EN                     0x10000000
-
-#define REG_DSI_TIMEOUT_STATUS                                 0x000000bc
-
-#define REG_DSI_CLKOUT_TIMING_CTRL                             0x000000c0
-#define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK                 0x0000003f
-#define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT                        0
-static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(uint32_t val)
-{
-       return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK;
-}
-#define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK                        0x00003f00
-#define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT               8
-static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(uint32_t val)
-{
-       return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK;
-}
-
-#define REG_DSI_EOT_PACKET_CTRL                                        0x000000c8
-#define DSI_EOT_PACKET_CTRL_TX_EOT_APPEND                      0x00000001
-#define DSI_EOT_PACKET_CTRL_RX_EOT_IGNORE                      0x00000010
-
-#define REG_DSI_LANE_STATUS                                    0x000000a4
-#define DSI_LANE_STATUS_DLN0_STOPSTATE                         0x00000001
-#define DSI_LANE_STATUS_DLN1_STOPSTATE                         0x00000002
-#define DSI_LANE_STATUS_DLN2_STOPSTATE                         0x00000004
-#define DSI_LANE_STATUS_DLN3_STOPSTATE                         0x00000008
-#define DSI_LANE_STATUS_CLKLN_STOPSTATE                                0x00000010
-#define DSI_LANE_STATUS_DLN0_ULPS_ACTIVE_NOT                   0x00000100
-#define DSI_LANE_STATUS_DLN1_ULPS_ACTIVE_NOT                   0x00000200
-#define DSI_LANE_STATUS_DLN2_ULPS_ACTIVE_NOT                   0x00000400
-#define DSI_LANE_STATUS_DLN3_ULPS_ACTIVE_NOT                   0x00000800
-#define DSI_LANE_STATUS_CLKLN_ULPS_ACTIVE_NOT                  0x00001000
-#define DSI_LANE_STATUS_DLN0_DIRECTION                         0x00010000
-
-#define REG_DSI_LANE_CTRL                                      0x000000a8
-#define DSI_LANE_CTRL_HS_REQ_SEL_PHY                           0x01000000
-#define DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST                   0x10000000
-
-#define REG_DSI_LANE_SWAP_CTRL                                 0x000000ac
-#define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK                  0x00000007
-#define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT                 0
-static inline uint32_t DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(enum dsi_lane_swap val)
-{
-       return ((val) << DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT) & DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK;
-}
-
-#define REG_DSI_ERR_INT_MASK0                                  0x00000108
-
-#define REG_DSI_INTR_CTRL                                      0x0000010c
-
-#define REG_DSI_RESET                                          0x00000114
-
-#define REG_DSI_CLK_CTRL                                       0x00000118
-#define DSI_CLK_CTRL_AHBS_HCLK_ON                              0x00000001
-#define DSI_CLK_CTRL_AHBM_SCLK_ON                              0x00000002
-#define DSI_CLK_CTRL_PCLK_ON                                   0x00000004
-#define DSI_CLK_CTRL_DSICLK_ON                                 0x00000008
-#define DSI_CLK_CTRL_BYTECLK_ON                                        0x00000010
-#define DSI_CLK_CTRL_ESCCLK_ON                                 0x00000020
-#define DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK                    0x00000200
-
-#define REG_DSI_CLK_STATUS                                     0x0000011c
-#define DSI_CLK_STATUS_DSI_AON_AHBM_HCLK_ACTIVE                        0x00000001
-#define DSI_CLK_STATUS_DSI_DYN_AHBM_HCLK_ACTIVE                        0x00000002
-#define DSI_CLK_STATUS_DSI_AON_AHBS_HCLK_ACTIVE                        0x00000004
-#define DSI_CLK_STATUS_DSI_DYN_AHBS_HCLK_ACTIVE                        0x00000008
-#define DSI_CLK_STATUS_DSI_AON_DSICLK_ACTIVE                   0x00000010
-#define DSI_CLK_STATUS_DSI_DYN_DSICLK_ACTIVE                   0x00000020
-#define DSI_CLK_STATUS_DSI_AON_BYTECLK_ACTIVE                  0x00000040
-#define DSI_CLK_STATUS_DSI_DYN_BYTECLK_ACTIVE                  0x00000080
-#define DSI_CLK_STATUS_DSI_AON_ESCCLK_ACTIVE                   0x00000100
-#define DSI_CLK_STATUS_DSI_AON_PCLK_ACTIVE                     0x00000200
-#define DSI_CLK_STATUS_DSI_DYN_PCLK_ACTIVE                     0x00000400
-#define DSI_CLK_STATUS_DSI_DYN_CMD_PCLK_ACTIVE                 0x00001000
-#define DSI_CLK_STATUS_DSI_CMD_PCLK_ACTIVE                     0x00002000
-#define DSI_CLK_STATUS_DSI_VID_PCLK_ACTIVE                     0x00004000
-#define DSI_CLK_STATUS_DSI_CAM_BIST_PCLK_ACT                   0x00008000
-#define DSI_CLK_STATUS_PLL_UNLOCKED                            0x00010000
-
-#define REG_DSI_PHY_RESET                                      0x00000128
-#define DSI_PHY_RESET_RESET                                    0x00000001
-
-#define REG_DSI_TEST_PATTERN_GEN_VIDEO_INIT_VAL                        0x00000160
-
-#define REG_DSI_TPG_MAIN_CONTROL                               0x00000198
-#define DSI_TPG_MAIN_CONTROL_CHECKERED_RECTANGLE_PATTERN       0x00000100
-
-#define REG_DSI_TPG_VIDEO_CONFIG                               0x000001a0
-#define DSI_TPG_VIDEO_CONFIG_BPP__MASK                         0x00000003
-#define DSI_TPG_VIDEO_CONFIG_BPP__SHIFT                                0
-static inline uint32_t DSI_TPG_VIDEO_CONFIG_BPP(enum video_config_bpp val)
-{
-       return ((val) << DSI_TPG_VIDEO_CONFIG_BPP__SHIFT) & DSI_TPG_VIDEO_CONFIG_BPP__MASK;
-}
-#define DSI_TPG_VIDEO_CONFIG_RGB                               0x00000004
-
-#define REG_DSI_TEST_PATTERN_GEN_CTRL                          0x00000158
-#define DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_PATTERN_SEL__MASK    0x00030000
-#define DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_PATTERN_SEL__SHIFT   16
-static inline uint32_t DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_PATTERN_SEL(enum cmd_dma_pattern_sel val)
-{
-       return ((val) << DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_PATTERN_SEL__SHIFT) & DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_PATTERN_SEL__MASK;
-}
-#define DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL__MASK    0x00000300
-#define DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL__SHIFT   8
-static inline uint32_t DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL(enum cmd_mdp_stream0_pattern_sel val)
-{
-       return ((val) << DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL__SHIFT) & DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL__MASK;
-}
-#define DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL__MASK      0x00000030
-#define DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL__SHIFT     4
-static inline uint32_t DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL(enum video_pattern_sel val)
-{
-       return ((val) << DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL__SHIFT) & DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL__MASK;
-}
-#define DSI_TEST_PATTERN_GEN_CTRL_TPG_DMA_FIFO_MODE            0x00000004
-#define DSI_TEST_PATTERN_GEN_CTRL_CMD_DMA_TPG_EN               0x00000002
-#define DSI_TEST_PATTERN_GEN_CTRL_EN                           0x00000001
-
-#define REG_DSI_TEST_PATTERN_GEN_CMD_MDP_INIT_VAL0             0x00000168
-
-#define REG_DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER           0x00000180
-#define DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER_SW_TRIGGER    0x00000001
-
-#define REG_DSI_TPG_MAIN_CONTROL2                              0x0000019c
-#define DSI_TPG_MAIN_CONTROL2_CMD_MDP0_CHECKERED_RECTANGLE_PATTERN     0x00000080
-#define DSI_TPG_MAIN_CONTROL2_CMD_MDP1_CHECKERED_RECTANGLE_PATTERN     0x00010000
-#define DSI_TPG_MAIN_CONTROL2_CMD_MDP2_CHECKERED_RECTANGLE_PATTERN     0x02000000
-
-#define REG_DSI_T_CLK_PRE_EXTEND                               0x0000017c
-#define DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK                  0x00000001
-
-#define REG_DSI_CMD_MODE_MDP_CTRL2                             0x000001b4
-#define DSI_CMD_MODE_MDP_CTRL2_DST_FORMAT2__MASK               0x0000000f
-#define DSI_CMD_MODE_MDP_CTRL2_DST_FORMAT2__SHIFT              0
-static inline uint32_t DSI_CMD_MODE_MDP_CTRL2_DST_FORMAT2(enum dsi_cmd_dst_format val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_CTRL2_DST_FORMAT2__SHIFT) & DSI_CMD_MODE_MDP_CTRL2_DST_FORMAT2__MASK;
-}
-#define DSI_CMD_MODE_MDP_CTRL2_R_SEL                           0x00000010
-#define DSI_CMD_MODE_MDP_CTRL2_G_SEL                           0x00000020
-#define DSI_CMD_MODE_MDP_CTRL2_B_SEL                           0x00000040
-#define DSI_CMD_MODE_MDP_CTRL2_BYTE_MSB_LSB_FLIP               0x00000080
-#define DSI_CMD_MODE_MDP_CTRL2_RGB_SWAP__MASK                  0x00000700
-#define DSI_CMD_MODE_MDP_CTRL2_RGB_SWAP__SHIFT                 8
-static inline uint32_t DSI_CMD_MODE_MDP_CTRL2_RGB_SWAP(enum dsi_rgb_swap val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_CTRL2_RGB_SWAP__SHIFT) & DSI_CMD_MODE_MDP_CTRL2_RGB_SWAP__MASK;
-}
-#define DSI_CMD_MODE_MDP_CTRL2_INPUT_RGB_SWAP__MASK            0x00007000
-#define DSI_CMD_MODE_MDP_CTRL2_INPUT_RGB_SWAP__SHIFT           12
-static inline uint32_t DSI_CMD_MODE_MDP_CTRL2_INPUT_RGB_SWAP(enum dsi_rgb_swap val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_CTRL2_INPUT_RGB_SWAP__SHIFT) & DSI_CMD_MODE_MDP_CTRL2_INPUT_RGB_SWAP__MASK;
-}
-#define DSI_CMD_MODE_MDP_CTRL2_BURST_MODE                      0x00010000
-#define DSI_CMD_MODE_MDP_CTRL2_DATABUS_WIDEN                   0x00100000
-
-#define REG_DSI_CMD_MODE_MDP_STREAM2_CTRL                      0x000001b8
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_DATA_TYPE__MASK          0x0000003f
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_DATA_TYPE__SHIFT         0
-static inline uint32_t DSI_CMD_MODE_MDP_STREAM2_CTRL_DATA_TYPE(uint32_t val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_STREAM2_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MODE_MDP_STREAM2_CTRL_DATA_TYPE__MASK;
-}
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_VIRTUAL_CHANNEL__MASK    0x00000300
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_VIRTUAL_CHANNEL__SHIFT   8
-static inline uint32_t DSI_CMD_MODE_MDP_STREAM2_CTRL_VIRTUAL_CHANNEL(uint32_t val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_STREAM2_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MODE_MDP_STREAM2_CTRL_VIRTUAL_CHANNEL__MASK;
-}
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_WORD_COUNT__MASK         0xffff0000
-#define DSI_CMD_MODE_MDP_STREAM2_CTRL_WORD_COUNT__SHIFT                16
-static inline uint32_t DSI_CMD_MODE_MDP_STREAM2_CTRL_WORD_COUNT(uint32_t val)
-{
-       return ((val) << DSI_CMD_MODE_MDP_STREAM2_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MODE_MDP_STREAM2_CTRL_WORD_COUNT__MASK;
-}
-
-#define REG_DSI_RDBK_DATA_CTRL                                 0x000001d0
-#define DSI_RDBK_DATA_CTRL_COUNT__MASK                         0x00ff0000
-#define DSI_RDBK_DATA_CTRL_COUNT__SHIFT                                16
-static inline uint32_t DSI_RDBK_DATA_CTRL_COUNT(uint32_t val)
-{
-       return ((val) << DSI_RDBK_DATA_CTRL_COUNT__SHIFT) & DSI_RDBK_DATA_CTRL_COUNT__MASK;
-}
-#define DSI_RDBK_DATA_CTRL_CLR                                 0x00000001
-
-#define REG_DSI_VERSION                                                0x000001f0
-#define DSI_VERSION_MAJOR__MASK                                        0xff000000
-#define DSI_VERSION_MAJOR__SHIFT                               24
-static inline uint32_t DSI_VERSION_MAJOR(uint32_t val)
-{
-       return ((val) << DSI_VERSION_MAJOR__SHIFT) & DSI_VERSION_MAJOR__MASK;
-}
-
-#define REG_DSI_CPHY_MODE_CTRL                                 0x000002d4
-
-#define REG_DSI_VIDEO_COMPRESSION_MODE_CTRL                    0x0000029c
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_WC__MASK               0xffff0000
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_WC__SHIFT              16
-static inline uint32_t DSI_VIDEO_COMPRESSION_MODE_CTRL_WC(uint32_t val)
-{
-       return ((val) << DSI_VIDEO_COMPRESSION_MODE_CTRL_WC__SHIFT) & DSI_VIDEO_COMPRESSION_MODE_CTRL_WC__MASK;
-}
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE__MASK         0x00003f00
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE__SHIFT                8
-static inline uint32_t DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE(uint32_t val)
-{
-       return ((val) << DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE__SHIFT) & DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE__MASK;
-}
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE__MASK     0x000000c0
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE__SHIFT    6
-static inline uint32_t DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE(uint32_t val)
-{
-       return ((val) << DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE__SHIFT) & DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE__MASK;
-}
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM__MASK     0x00000030
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM__SHIFT    4
-static inline uint32_t DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM(uint32_t val)
-{
-       return ((val) << DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM__SHIFT) & DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM__MASK;
-}
-#define DSI_VIDEO_COMPRESSION_MODE_CTRL_EN                     0x00000001
-
-#define REG_DSI_COMMAND_COMPRESSION_MODE_CTRL                  0x000002a4
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_DATATYPE__MASK       0x3f000000
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_DATATYPE__SHIFT      24
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_DATATYPE(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_DATATYPE__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_DATATYPE__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_PKT_PER_LINE__MASK   0x00c00000
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_PKT_PER_LINE__SHIFT  22
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_PKT_PER_LINE(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_PKT_PER_LINE__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_PKT_PER_LINE__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EOL_BYTE_NUM__MASK   0x00300000
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EOL_BYTE_NUM__SHIFT  20
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EOL_BYTE_NUM(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EOL_BYTE_NUM__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EOL_BYTE_NUM__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM1_EN           0x00010000
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE__MASK       0x00003f00
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE__SHIFT      8
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_PKT_PER_LINE__MASK   0x000000c0
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_PKT_PER_LINE__SHIFT  6
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_PKT_PER_LINE(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_PKT_PER_LINE__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_PKT_PER_LINE__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EOL_BYTE_NUM__MASK   0x00000030
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EOL_BYTE_NUM__SHIFT  4
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EOL_BYTE_NUM(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EOL_BYTE_NUM__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EOL_BYTE_NUM__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_EN           0x00000001
-
-#define REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2                 0x000002a8
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM1_SLICE_WIDTH__MASK   0xffff0000
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM1_SLICE_WIDTH__SHIFT  16
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM1_SLICE_WIDTH(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM1_SLICE_WIDTH__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM1_SLICE_WIDTH__MASK;
-}
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__MASK   0x0000ffff
-#define DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__SHIFT  0
-static inline uint32_t DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH(uint32_t val)
-{
-       return ((val) << DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__SHIFT) & DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__MASK;
-}
-
-
-#endif /* DSI_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_10nm.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_10nm.xml.h
deleted file mode 100644 (file)
index a2ae877..0000000
+++ /dev/null
@@ -1,227 +0,0 @@
-#ifndef DSI_PHY_10NM_XML
-#define DSI_PHY_10NM_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-#define REG_DSI_10nm_PHY_CMN_REVISION_ID0                      0x00000000
-
-#define REG_DSI_10nm_PHY_CMN_REVISION_ID1                      0x00000004
-
-#define REG_DSI_10nm_PHY_CMN_REVISION_ID2                      0x00000008
-
-#define REG_DSI_10nm_PHY_CMN_REVISION_ID3                      0x0000000c
-
-#define REG_DSI_10nm_PHY_CMN_CLK_CFG0                          0x00000010
-
-#define REG_DSI_10nm_PHY_CMN_CLK_CFG1                          0x00000014
-
-#define REG_DSI_10nm_PHY_CMN_GLBL_CTRL                         0x00000018
-
-#define REG_DSI_10nm_PHY_CMN_RBUF_CTRL                         0x0000001c
-
-#define REG_DSI_10nm_PHY_CMN_VREG_CTRL                         0x00000020
-
-#define REG_DSI_10nm_PHY_CMN_CTRL_0                            0x00000024
-
-#define REG_DSI_10nm_PHY_CMN_CTRL_1                            0x00000028
-
-#define REG_DSI_10nm_PHY_CMN_CTRL_2                            0x0000002c
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CFG0                         0x00000030
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CFG1                         0x00000034
-
-#define REG_DSI_10nm_PHY_CMN_PLL_CNTRL                         0x00000038
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CTRL0                                0x00000098
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CTRL1                                0x0000009c
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CTRL2                                0x000000a0
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CTRL3                                0x000000a4
-
-#define REG_DSI_10nm_PHY_CMN_LANE_CTRL4                                0x000000a8
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_0                     0x000000ac
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_1                     0x000000b0
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_2                     0x000000b4
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_3                     0x000000b8
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_4                     0x000000bc
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_5                     0x000000c0
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_6                     0x000000c4
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_7                     0x000000c8
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_8                     0x000000cc
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_9                     0x000000d0
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_10                    0x000000d4
-
-#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_11                    0x000000d8
-
-#define REG_DSI_10nm_PHY_CMN_PHY_STATUS                                0x000000ec
-
-#define REG_DSI_10nm_PHY_CMN_LANE_STATUS0                      0x000000f4
-
-#define REG_DSI_10nm_PHY_CMN_LANE_STATUS1                      0x000000f8
-
-static inline uint32_t REG_DSI_10nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_CFG3(uint32_t i0) { return 0x0000000c + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000010 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_PIN_SWAP(uint32_t i0) { return 0x00000014 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_HSTX_STR_CTRL(uint32_t i0) { return 0x00000018 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_TOP_CTRL(uint32_t i0) { return 0x0000001c + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_BOT_CTRL(uint32_t i0) { return 0x00000020 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_LPTX_STR_CTRL(uint32_t i0) { return 0x00000024 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_LPRX_CTRL(uint32_t i0) { return 0x00000028 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_10nm_PHY_LN_TX_DCTRL(uint32_t i0) { return 0x0000002c + 0x80*i0; }
-
-#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_ONE               0x00000000
-
-#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_TWO               0x00000004
-
-#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_THREE             0x00000010
-
-#define REG_DSI_10nm_PHY_PLL_DSM_DIVIDER                       0x0000001c
-
-#define REG_DSI_10nm_PHY_PLL_FEEDBACK_DIVIDER                  0x00000020
-
-#define REG_DSI_10nm_PHY_PLL_SYSTEM_MUXES                      0x00000024
-
-#define REG_DSI_10nm_PHY_PLL_CMODE                             0x0000002c
-
-#define REG_DSI_10nm_PHY_PLL_CALIBRATION_SETTINGS              0x00000030
-
-#define REG_DSI_10nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_THREE       0x00000054
-
-#define REG_DSI_10nm_PHY_PLL_FREQ_DETECT_SETTINGS_ONE          0x00000064
-
-#define REG_DSI_10nm_PHY_PLL_PFILT                             0x0000007c
-
-#define REG_DSI_10nm_PHY_PLL_IFILT                             0x00000080
-
-#define REG_DSI_10nm_PHY_PLL_OUTDIV                            0x00000094
-
-#define REG_DSI_10nm_PHY_PLL_CORE_OVERRIDE                     0x000000a4
-
-#define REG_DSI_10nm_PHY_PLL_CORE_INPUT_OVERRIDE               0x000000a8
-
-#define REG_DSI_10nm_PHY_PLL_PLL_DIGITAL_TIMERS_TWO            0x000000b4
-
-#define REG_DSI_10nm_PHY_PLL_DECIMAL_DIV_START_1               0x000000cc
-
-#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_LOW_1              0x000000d0
-
-#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_MID_1              0x000000d4
-
-#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_HIGH_1             0x000000d8
-
-#define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_LOW_1                        0x0000010c
-
-#define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_HIGH_1               0x00000110
-
-#define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_LOW_1                 0x00000114
-
-#define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_HIGH_1                        0x00000118
-
-#define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_LOW_1              0x0000011c
-
-#define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_HIGH_1             0x00000120
-
-#define REG_DSI_10nm_PHY_PLL_SSC_CONTROL                       0x0000013c
-
-#define REG_DSI_10nm_PHY_PLL_PLL_OUTDIV_RATE                   0x00000140
-
-#define REG_DSI_10nm_PHY_PLL_PLL_LOCKDET_RATE_1                        0x00000144
-
-#define REG_DSI_10nm_PHY_PLL_PLL_PROP_GAIN_RATE_1              0x0000014c
-
-#define REG_DSI_10nm_PHY_PLL_PLL_BAND_SET_RATE_1               0x00000154
-
-#define REG_DSI_10nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_1         0x0000015c
-
-#define REG_DSI_10nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_1      0x00000164
-
-#define REG_DSI_10nm_PHY_PLL_PLL_LOCK_OVERRIDE                 0x00000180
-
-#define REG_DSI_10nm_PHY_PLL_PLL_LOCK_DELAY                    0x00000184
-
-#define REG_DSI_10nm_PHY_PLL_CLOCK_INVERTERS                   0x0000018c
-
-#define REG_DSI_10nm_PHY_PLL_COMMON_STATUS_ONE                 0x000001a0
-
-
-#endif /* DSI_PHY_10NM_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_14nm.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_14nm.xml.h
deleted file mode 100644 (file)
index 24e2fdc..0000000
+++ /dev/null
@@ -1,309 +0,0 @@
-#ifndef DSI_PHY_14NM_XML
-#define DSI_PHY_14NM_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-#define REG_DSI_14nm_PHY_CMN_REVISION_ID0                      0x00000000
-
-#define REG_DSI_14nm_PHY_CMN_REVISION_ID1                      0x00000004
-
-#define REG_DSI_14nm_PHY_CMN_REVISION_ID2                      0x00000008
-
-#define REG_DSI_14nm_PHY_CMN_REVISION_ID3                      0x0000000c
-
-#define REG_DSI_14nm_PHY_CMN_CLK_CFG0                          0x00000010
-#define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK           0x000000f0
-#define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT          4
-static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK;
-}
-#define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK           0x000000f0
-#define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT          4
-static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK;
-}
-
-#define REG_DSI_14nm_PHY_CMN_CLK_CFG1                          0x00000014
-#define DSI_14nm_PHY_CMN_CLK_CFG1_DSICLK_SEL                   0x00000001
-
-#define REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL                    0x00000018
-#define DSI_14nm_PHY_CMN_GLBL_TEST_CTRL_BITCLK_HS_SEL          0x00000004
-
-#define REG_DSI_14nm_PHY_CMN_CTRL_0                            0x0000001c
-
-#define REG_DSI_14nm_PHY_CMN_CTRL_1                            0x00000020
-
-#define REG_DSI_14nm_PHY_CMN_HW_TRIGGER                                0x00000024
-
-#define REG_DSI_14nm_PHY_CMN_SW_CFG0                           0x00000028
-
-#define REG_DSI_14nm_PHY_CMN_SW_CFG1                           0x0000002c
-
-#define REG_DSI_14nm_PHY_CMN_SW_CFG2                           0x00000030
-
-#define REG_DSI_14nm_PHY_CMN_HW_CFG0                           0x00000034
-
-#define REG_DSI_14nm_PHY_CMN_HW_CFG1                           0x00000038
-
-#define REG_DSI_14nm_PHY_CMN_HW_CFG2                           0x0000003c
-
-#define REG_DSI_14nm_PHY_CMN_HW_CFG3                           0x00000040
-
-#define REG_DSI_14nm_PHY_CMN_HW_CFG4                           0x00000044
-
-#define REG_DSI_14nm_PHY_CMN_PLL_CNTRL                         0x00000048
-#define DSI_14nm_PHY_CMN_PLL_CNTRL_PLL_START                   0x00000001
-
-#define REG_DSI_14nm_PHY_CMN_LDO_CNTRL                         0x0000004c
-#define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK             0x0000003f
-#define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT            0
-static inline uint32_t DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT) & DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK                 0x000000c0
-#define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT                        6
-static inline uint32_t DSI_14nm_PHY_LN_CFG0_PREPARE_DLY(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT) & DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_CFG1_HALFBYTECLK_EN                    0x00000001
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_CFG3(uint32_t i0) { return 0x0000000c + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000010 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_STR(uint32_t i0) { return 0x00000014 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_4(uint32_t i0) { return 0x00000018 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK            0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT           0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_5(uint32_t i0) { return 0x0000001c + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK            0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT           0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_6(uint32_t i0) { return 0x00000020 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK         0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT                0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_7(uint32_t i0) { return 0x00000024 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK           0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT          0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_8(uint32_t i0) { return 0x00000028 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK            0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT           0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_9(uint32_t i0) { return 0x0000002c + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK              0x00000007
-#define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT             0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK;
-}
-#define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK            0x00000070
-#define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT           4
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_10(uint32_t i0) { return 0x00000030 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK            0x00000007
-#define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT           0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_11(uint32_t i0) { return 0x00000034 + 0x80*i0; }
-#define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK         0x000000ff
-#define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT                0
-static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
-{
-       return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK;
-}
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_0(uint32_t i0) { return 0x00000038 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_1(uint32_t i0) { return 0x0000003c + 0x80*i0; }
-
-static inline uint32_t REG_DSI_14nm_PHY_LN_VREG_CNTRL(uint32_t i0) { return 0x00000064 + 0x80*i0; }
-
-#define REG_DSI_14nm_PHY_PLL_IE_TRIM                           0x00000000
-
-#define REG_DSI_14nm_PHY_PLL_IP_TRIM                           0x00000004
-
-#define REG_DSI_14nm_PHY_PLL_IPTAT_TRIM                                0x00000010
-
-#define REG_DSI_14nm_PHY_PLL_CLKBUFLR_EN                       0x0000001c
-
-#define REG_DSI_14nm_PHY_PLL_SYSCLK_EN_RESET                   0x00000028
-
-#define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL                     0x0000002c
-
-#define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL2                    0x00000030
-
-#define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL3                    0x00000034
-
-#define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL4                    0x00000038
-
-#define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL5                    0x0000003c
-
-#define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF1                     0x00000040
-
-#define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF2                     0x00000044
-
-#define REG_DSI_14nm_PHY_PLL_KVCO_COUNT1                       0x00000048
-
-#define REG_DSI_14nm_PHY_PLL_KVCO_COUNT2                       0x0000004c
-
-#define REG_DSI_14nm_PHY_PLL_VREF_CFG1                         0x0000005c
-
-#define REG_DSI_14nm_PHY_PLL_KVCO_CODE                         0x00000058
-
-#define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF1                      0x0000006c
-
-#define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF2                      0x00000070
-
-#define REG_DSI_14nm_PHY_PLL_VCO_COUNT1                                0x00000074
-
-#define REG_DSI_14nm_PHY_PLL_VCO_COUNT2                                0x00000078
-
-#define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP1                      0x0000007c
-
-#define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP2                      0x00000080
-
-#define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP3                      0x00000084
-
-#define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP_EN                    0x00000088
-
-#define REG_DSI_14nm_PHY_PLL_PLL_VCO_TUNE                      0x0000008c
-
-#define REG_DSI_14nm_PHY_PLL_DEC_START                         0x00000090
-
-#define REG_DSI_14nm_PHY_PLL_SSC_EN_CENTER                     0x00000094
-
-#define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER1                      0x00000098
-
-#define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER2                      0x0000009c
-
-#define REG_DSI_14nm_PHY_PLL_SSC_PER1                          0x000000a0
-
-#define REG_DSI_14nm_PHY_PLL_SSC_PER2                          0x000000a4
-
-#define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE1                    0x000000a8
-
-#define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE2                    0x000000ac
-
-#define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START1                   0x000000b4
-
-#define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START2                   0x000000b8
-
-#define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START3                   0x000000bc
-
-#define REG_DSI_14nm_PHY_PLL_TXCLK_EN                          0x000000c0
-
-#define REG_DSI_14nm_PHY_PLL_PLL_CRCTRL                                0x000000c4
-
-#define REG_DSI_14nm_PHY_PLL_RESET_SM_READY_STATUS             0x000000cc
-
-#define REG_DSI_14nm_PHY_PLL_PLL_MISC1                         0x000000e8
-
-#define REG_DSI_14nm_PHY_PLL_CP_SET_CUR                                0x000000f0
-
-#define REG_DSI_14nm_PHY_PLL_PLL_ICPMSET                       0x000000f4
-
-#define REG_DSI_14nm_PHY_PLL_PLL_ICPCSET                       0x000000f8
-
-#define REG_DSI_14nm_PHY_PLL_PLL_ICP_SET                       0x000000fc
-
-#define REG_DSI_14nm_PHY_PLL_PLL_LPF1                          0x00000100
-
-#define REG_DSI_14nm_PHY_PLL_PLL_LPF2_POSTDIV                  0x00000104
-
-#define REG_DSI_14nm_PHY_PLL_PLL_BANDGAP                       0x00000108
-
-
-#endif /* DSI_PHY_14NM_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_20nm.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_20nm.xml.h
deleted file mode 100644 (file)
index 6352541..0000000
+++ /dev/null
@@ -1,237 +0,0 @@
-#ifndef DSI_PHY_20NM_XML
-#define DSI_PHY_20NM_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-static inline uint32_t REG_DSI_20nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
-
-static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
-
-#define REG_DSI_20nm_PHY_LNCK_CFG_0                            0x00000100
-
-#define REG_DSI_20nm_PHY_LNCK_CFG_1                            0x00000104
-
-#define REG_DSI_20nm_PHY_LNCK_CFG_2                            0x00000108
-
-#define REG_DSI_20nm_PHY_LNCK_CFG_3                            0x0000010c
-
-#define REG_DSI_20nm_PHY_LNCK_CFG_4                            0x00000110
-
-#define REG_DSI_20nm_PHY_LNCK_TEST_DATAPATH                    0x00000114
-
-#define REG_DSI_20nm_PHY_LNCK_DEBUG_SEL                                0x00000118
-
-#define REG_DSI_20nm_PHY_LNCK_TEST_STR0                                0x0000011c
-
-#define REG_DSI_20nm_PHY_LNCK_TEST_STR1                                0x00000120
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_0                         0x00000140
-#define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK              0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT             0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_1                         0x00000144
-#define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK             0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT            0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_2                         0x00000148
-#define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK           0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT          0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_3                         0x0000014c
-#define DSI_20nm_PHY_TIMING_CTRL_3_CLK_ZERO_8                  0x00000001
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_4                         0x00000150
-#define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK               0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT              0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_5                         0x00000154
-#define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK               0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT              0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_6                         0x00000158
-#define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK            0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT           0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_7                         0x0000015c
-#define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK              0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT             0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_8                         0x00000160
-#define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK               0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT              0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_9                         0x00000164
-#define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK                 0x00000007
-#define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT                        0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
-}
-#define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK               0x00000070
-#define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT              4
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_10                                0x00000168
-#define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK               0x00000007
-#define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT              0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
-}
-
-#define REG_DSI_20nm_PHY_TIMING_CTRL_11                                0x0000016c
-#define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK            0x000000ff
-#define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT           0
-static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
-{
-       return ((val) << DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
-}
-
-#define REG_DSI_20nm_PHY_CTRL_0                                        0x00000170
-
-#define REG_DSI_20nm_PHY_CTRL_1                                        0x00000174
-
-#define REG_DSI_20nm_PHY_CTRL_2                                        0x00000178
-
-#define REG_DSI_20nm_PHY_CTRL_3                                        0x0000017c
-
-#define REG_DSI_20nm_PHY_CTRL_4                                        0x00000180
-
-#define REG_DSI_20nm_PHY_STRENGTH_0                            0x00000184
-
-#define REG_DSI_20nm_PHY_STRENGTH_1                            0x00000188
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_0                           0x000001b4
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_1                           0x000001b8
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_2                           0x000001bc
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_3                           0x000001c0
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_4                           0x000001c4
-
-#define REG_DSI_20nm_PHY_BIST_CTRL_5                           0x000001c8
-
-#define REG_DSI_20nm_PHY_GLBL_TEST_CTRL                                0x000001d4
-#define DSI_20nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL              0x00000001
-
-#define REG_DSI_20nm_PHY_LDO_CNTRL                             0x000001dc
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_0                      0x00000000
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_1                      0x00000004
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_2                      0x00000008
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_3                      0x0000000c
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_4                      0x00000010
-
-#define REG_DSI_20nm_PHY_REGULATOR_CTRL_5                      0x00000014
-
-#define REG_DSI_20nm_PHY_REGULATOR_CAL_PWR_CFG                 0x00000018
-
-
-#endif /* DSI_PHY_20NM_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_28nm.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_28nm.xml.h
deleted file mode 100644 (file)
index 178bd4f..0000000
+++ /dev/null
@@ -1,384 +0,0 @@
-#ifndef DSI_PHY_28NM_XML
-#define DSI_PHY_28NM_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-static inline uint32_t REG_DSI_28nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
-
-#define REG_DSI_28nm_PHY_LNCK_CFG_0                            0x00000100
-
-#define REG_DSI_28nm_PHY_LNCK_CFG_1                            0x00000104
-
-#define REG_DSI_28nm_PHY_LNCK_CFG_2                            0x00000108
-
-#define REG_DSI_28nm_PHY_LNCK_CFG_3                            0x0000010c
-
-#define REG_DSI_28nm_PHY_LNCK_CFG_4                            0x00000110
-
-#define REG_DSI_28nm_PHY_LNCK_TEST_DATAPATH                    0x00000114
-
-#define REG_DSI_28nm_PHY_LNCK_DEBUG_SEL                                0x00000118
-
-#define REG_DSI_28nm_PHY_LNCK_TEST_STR0                                0x0000011c
-
-#define REG_DSI_28nm_PHY_LNCK_TEST_STR1                                0x00000120
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_0                         0x00000140
-#define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK              0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT             0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_1                         0x00000144
-#define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK             0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT            0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_2                         0x00000148
-#define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK           0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT          0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_3                         0x0000014c
-#define DSI_28nm_PHY_TIMING_CTRL_3_CLK_ZERO_8                  0x00000001
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_4                         0x00000150
-#define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK               0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT              0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_5                         0x00000154
-#define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK               0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT              0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_6                         0x00000158
-#define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK            0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT           0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_7                         0x0000015c
-#define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK              0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT             0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_8                         0x00000160
-#define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK               0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT              0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_9                         0x00000164
-#define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK                 0x00000007
-#define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT                        0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
-}
-#define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK               0x00000070
-#define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT              4
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_10                                0x00000168
-#define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK               0x00000007
-#define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT              0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
-}
-
-#define REG_DSI_28nm_PHY_TIMING_CTRL_11                                0x0000016c
-#define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK            0x000000ff
-#define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT           0
-static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
-}
-
-#define REG_DSI_28nm_PHY_CTRL_0                                        0x00000170
-
-#define REG_DSI_28nm_PHY_CTRL_1                                        0x00000174
-
-#define REG_DSI_28nm_PHY_CTRL_2                                        0x00000178
-
-#define REG_DSI_28nm_PHY_CTRL_3                                        0x0000017c
-
-#define REG_DSI_28nm_PHY_CTRL_4                                        0x00000180
-
-#define REG_DSI_28nm_PHY_STRENGTH_0                            0x00000184
-
-#define REG_DSI_28nm_PHY_STRENGTH_1                            0x00000188
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_0                           0x000001b4
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_1                           0x000001b8
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_2                           0x000001bc
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_3                           0x000001c0
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_4                           0x000001c4
-
-#define REG_DSI_28nm_PHY_BIST_CTRL_5                           0x000001c8
-
-#define REG_DSI_28nm_PHY_GLBL_TEST_CTRL                                0x000001d4
-#define DSI_28nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL              0x00000001
-
-#define REG_DSI_28nm_PHY_LDO_CNTRL                             0x000001dc
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_0                      0x00000000
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_1                      0x00000004
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_2                      0x00000008
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_3                      0x0000000c
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_4                      0x00000010
-
-#define REG_DSI_28nm_PHY_REGULATOR_CTRL_5                      0x00000014
-
-#define REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG                 0x00000018
-
-#define REG_DSI_28nm_PHY_PLL_REFCLK_CFG                                0x00000000
-#define DSI_28nm_PHY_PLL_REFCLK_CFG_DBLR                       0x00000001
-
-#define REG_DSI_28nm_PHY_PLL_POSTDIV1_CFG                      0x00000004
-
-#define REG_DSI_28nm_PHY_PLL_CHGPUMP_CFG                       0x00000008
-
-#define REG_DSI_28nm_PHY_PLL_VCOLPF_CFG                                0x0000000c
-
-#define REG_DSI_28nm_PHY_PLL_VREG_CFG                          0x00000010
-#define DSI_28nm_PHY_PLL_VREG_CFG_POSTDIV1_BYPASS_B            0x00000002
-
-#define REG_DSI_28nm_PHY_PLL_PWRGEN_CFG                                0x00000014
-
-#define REG_DSI_28nm_PHY_PLL_DMUX_CFG                          0x00000018
-
-#define REG_DSI_28nm_PHY_PLL_AMUX_CFG                          0x0000001c
-
-#define REG_DSI_28nm_PHY_PLL_GLB_CFG                           0x00000020
-#define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B                   0x00000001
-#define DSI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B               0x00000002
-#define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B            0x00000004
-#define DSI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE                    0x00000008
-
-#define REG_DSI_28nm_PHY_PLL_POSTDIV2_CFG                      0x00000024
-
-#define REG_DSI_28nm_PHY_PLL_POSTDIV3_CFG                      0x00000028
-
-#define REG_DSI_28nm_PHY_PLL_LPFR_CFG                          0x0000002c
-
-#define REG_DSI_28nm_PHY_PLL_LPFC1_CFG                         0x00000030
-
-#define REG_DSI_28nm_PHY_PLL_LPFC2_CFG                         0x00000034
-
-#define REG_DSI_28nm_PHY_PLL_SDM_CFG0                          0x00000038
-#define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK                        0x0000003f
-#define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT               0
-static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK;
-}
-#define DSI_28nm_PHY_PLL_SDM_CFG0_BYP                          0x00000040
-
-#define REG_DSI_28nm_PHY_PLL_SDM_CFG1                          0x0000003c
-#define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK              0x0000003f
-#define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT             0
-static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK;
-}
-#define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK              0x00000040
-#define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT             6
-static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK;
-}
-
-#define REG_DSI_28nm_PHY_PLL_SDM_CFG2                          0x00000040
-#define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK          0x000000ff
-#define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT         0
-static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK;
-}
-
-#define REG_DSI_28nm_PHY_PLL_SDM_CFG3                          0x00000044
-#define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK         0x000000ff
-#define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT                0
-static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8(uint32_t val)
-{
-       return ((val) << DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK;
-}
-
-#define REG_DSI_28nm_PHY_PLL_SDM_CFG4                          0x00000048
-
-#define REG_DSI_28nm_PHY_PLL_SSC_CFG0                          0x0000004c
-
-#define REG_DSI_28nm_PHY_PLL_SSC_CFG1                          0x00000050
-
-#define REG_DSI_28nm_PHY_PLL_SSC_CFG2                          0x00000054
-
-#define REG_DSI_28nm_PHY_PLL_SSC_CFG3                          0x00000058
-
-#define REG_DSI_28nm_PHY_PLL_LKDET_CFG0                                0x0000005c
-
-#define REG_DSI_28nm_PHY_PLL_LKDET_CFG1                                0x00000060
-
-#define REG_DSI_28nm_PHY_PLL_LKDET_CFG2                                0x00000064
-
-#define REG_DSI_28nm_PHY_PLL_TEST_CFG                          0x00000068
-#define DSI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET                 0x00000001
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG0                          0x0000006c
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG1                          0x00000070
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG2                          0x00000074
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG3                          0x00000078
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG4                          0x0000007c
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG5                          0x00000080
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG6                          0x00000084
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG7                          0x00000088
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG8                          0x0000008c
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG9                          0x00000090
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG10                         0x00000094
-
-#define REG_DSI_28nm_PHY_PLL_CAL_CFG11                         0x00000098
-
-#define REG_DSI_28nm_PHY_PLL_EFUSE_CFG                         0x0000009c
-
-#define REG_DSI_28nm_PHY_PLL_DEBUG_BUS_SEL                     0x000000a0
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_42                           0x000000a4
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_43                           0x000000a8
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_44                           0x000000ac
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_45                           0x000000b0
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_46                           0x000000b4
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_47                           0x000000b8
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_48                           0x000000bc
-
-#define REG_DSI_28nm_PHY_PLL_STATUS                            0x000000c0
-#define DSI_28nm_PHY_PLL_STATUS_PLL_RDY                                0x00000001
-
-#define REG_DSI_28nm_PHY_PLL_DEBUG_BUS0                                0x000000c4
-
-#define REG_DSI_28nm_PHY_PLL_DEBUG_BUS1                                0x000000c8
-
-#define REG_DSI_28nm_PHY_PLL_DEBUG_BUS2                                0x000000cc
-
-#define REG_DSI_28nm_PHY_PLL_DEBUG_BUS3                                0x000000d0
-
-#define REG_DSI_28nm_PHY_PLL_CTRL_54                           0x000000d4
-
-
-#endif /* DSI_PHY_28NM_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_28nm_8960.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_28nm_8960.xml.h
deleted file mode 100644 (file)
index 5f900bb..0000000
+++ /dev/null
@@ -1,286 +0,0 @@
-#ifndef DSI_PHY_28NM_8960_XML
-#define DSI_PHY_28NM_8960_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000000c + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x00000014 + 0x40*i0; }
-
-static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000018 + 0x40*i0; }
-
-#define REG_DSI_28nm_8960_PHY_LNCK_CFG_0                       0x00000100
-
-#define REG_DSI_28nm_8960_PHY_LNCK_CFG_1                       0x00000104
-
-#define REG_DSI_28nm_8960_PHY_LNCK_CFG_2                       0x00000108
-
-#define REG_DSI_28nm_8960_PHY_LNCK_TEST_DATAPATH               0x0000010c
-
-#define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR0                   0x00000114
-
-#define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR1                   0x00000118
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_0                    0x00000140
-#define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK         0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT                0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_1                    0x00000144
-#define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK                0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT       0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_2                    0x00000148
-#define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK      0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT     0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_3                    0x0000014c
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_4                    0x00000150
-#define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK          0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT         0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_5                    0x00000154
-#define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK          0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT         0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_6                    0x00000158
-#define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK       0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT      0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_7                    0x0000015c
-#define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK         0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT                0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_8                    0x00000160
-#define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK          0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT         0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_9                    0x00000164
-#define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK            0x00000007
-#define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT           0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK;
-}
-#define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK          0x00000070
-#define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT         4
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_10                   0x00000168
-#define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK          0x00000007
-#define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT         0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_TIMING_CTRL_11                   0x0000016c
-#define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK       0x000000ff
-#define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT      0
-static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
-{
-       return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
-}
-
-#define REG_DSI_28nm_8960_PHY_CTRL_0                           0x00000170
-
-#define REG_DSI_28nm_8960_PHY_CTRL_1                           0x00000174
-
-#define REG_DSI_28nm_8960_PHY_CTRL_2                           0x00000178
-
-#define REG_DSI_28nm_8960_PHY_CTRL_3                           0x0000017c
-
-#define REG_DSI_28nm_8960_PHY_STRENGTH_0                       0x00000180
-
-#define REG_DSI_28nm_8960_PHY_STRENGTH_1                       0x00000184
-
-#define REG_DSI_28nm_8960_PHY_STRENGTH_2                       0x00000188
-
-#define REG_DSI_28nm_8960_PHY_BIST_CTRL_0                      0x0000018c
-
-#define REG_DSI_28nm_8960_PHY_BIST_CTRL_1                      0x00000190
-
-#define REG_DSI_28nm_8960_PHY_BIST_CTRL_2                      0x00000194
-
-#define REG_DSI_28nm_8960_PHY_BIST_CTRL_3                      0x00000198
-
-#define REG_DSI_28nm_8960_PHY_BIST_CTRL_4                      0x0000019c
-
-#define REG_DSI_28nm_8960_PHY_LDO_CTRL                         0x000001b0
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_0            0x00000000
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_1            0x00000004
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_2            0x00000008
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_3            0x0000000c
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_4            0x00000010
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_5            0x00000014
-
-#define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CAL_PWR_CFG       0x00000018
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_TRIGGER              0x00000028
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_0                        0x0000002c
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_1                        0x00000030
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_2                        0x00000034
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_0                        0x00000038
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_1                        0x0000003c
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_2                        0x00000040
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_3                        0x00000044
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_4                        0x00000048
-
-#define REG_DSI_28nm_8960_PHY_MISC_CAL_STATUS                  0x00000050
-#define DSI_28nm_8960_PHY_MISC_CAL_STATUS_CAL_BUSY             0x00000010
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_0                       0x00000000
-#define DSI_28nm_8960_PHY_PLL_CTRL_0_ENABLE                    0x00000001
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_1                       0x00000004
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_2                       0x00000008
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_3                       0x0000000c
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_4                       0x00000010
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_5                       0x00000014
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_6                       0x00000018
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_7                       0x0000001c
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_8                       0x00000020
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_9                       0x00000024
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_10                      0x00000028
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_11                      0x0000002c
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_12                      0x00000030
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_13                      0x00000034
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_14                      0x00000038
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_15                      0x0000003c
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_16                      0x00000040
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_17                      0x00000044
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_18                      0x00000048
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_19                      0x0000004c
-
-#define REG_DSI_28nm_8960_PHY_PLL_CTRL_20                      0x00000050
-
-#define REG_DSI_28nm_8960_PHY_PLL_RDY                          0x00000080
-#define DSI_28nm_8960_PHY_PLL_RDY_PLL_RDY                      0x00000001
-
-
-#endif /* DSI_PHY_28NM_8960_XML */
diff --git a/drivers/gpu/drm/msm/dsi/dsi_phy_7nm.xml.h b/drivers/gpu/drm/msm/dsi/dsi_phy_7nm.xml.h
deleted file mode 100644 (file)
index 584cbd0..0000000
+++ /dev/null
@@ -1,483 +0,0 @@
-#ifndef DSI_PHY_7NM_XML
-#define DSI_PHY_7NM_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-#define REG_DSI_7nm_PHY_CMN_REVISION_ID0                       0x00000000
-
-#define REG_DSI_7nm_PHY_CMN_REVISION_ID1                       0x00000004
-
-#define REG_DSI_7nm_PHY_CMN_REVISION_ID2                       0x00000008
-
-#define REG_DSI_7nm_PHY_CMN_REVISION_ID3                       0x0000000c
-
-#define REG_DSI_7nm_PHY_CMN_CLK_CFG0                           0x00000010
-
-#define REG_DSI_7nm_PHY_CMN_CLK_CFG1                           0x00000014
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_CTRL                          0x00000018
-
-#define REG_DSI_7nm_PHY_CMN_RBUF_CTRL                          0x0000001c
-
-#define REG_DSI_7nm_PHY_CMN_VREG_CTRL_0                                0x00000020
-
-#define REG_DSI_7nm_PHY_CMN_CTRL_0                             0x00000024
-
-#define REG_DSI_7nm_PHY_CMN_CTRL_1                             0x00000028
-
-#define REG_DSI_7nm_PHY_CMN_CTRL_2                             0x0000002c
-
-#define REG_DSI_7nm_PHY_CMN_CTRL_3                             0x00000030
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CFG0                          0x00000034
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CFG1                          0x00000038
-
-#define REG_DSI_7nm_PHY_CMN_PLL_CNTRL                          0x0000003c
-
-#define REG_DSI_7nm_PHY_CMN_DPHY_SOT                           0x00000040
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CTRL0                         0x000000a0
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CTRL1                         0x000000a4
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CTRL2                         0x000000a8
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CTRL3                         0x000000ac
-
-#define REG_DSI_7nm_PHY_CMN_LANE_CTRL4                         0x000000b0
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_0                      0x000000b4
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_1                      0x000000b8
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_2                      0x000000bc
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_3                      0x000000c0
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_4                      0x000000c4
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_5                      0x000000c8
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_6                      0x000000cc
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_7                      0x000000d0
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_8                      0x000000d4
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_9                      0x000000d8
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_10                     0x000000dc
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_11                     0x000000e0
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_12                     0x000000e4
-
-#define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_13                     0x000000e8
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_HSTX_STR_CTRL_0               0x000000ec
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_HSTX_STR_CTRL_1               0x000000f0
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL       0x000000f4
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL       0x000000f8
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_MID_CTRL       0x000000fc
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_LPTX_STR_CTRL                 0x00000100
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_PEMPH_CTRL_0                  0x00000104
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_PEMPH_CTRL_1                  0x00000108
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL          0x0000010c
-
-#define REG_DSI_7nm_PHY_CMN_VREG_CTRL_1                                0x00000110
-
-#define REG_DSI_7nm_PHY_CMN_CTRL_4                             0x00000114
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_DIGTOP_SPARE4                 0x00000128
-
-#define REG_DSI_7nm_PHY_CMN_PHY_STATUS                         0x00000140
-
-#define REG_DSI_7nm_PHY_CMN_LANE_STATUS0                       0x00000148
-
-#define REG_DSI_7nm_PHY_CMN_LANE_STATUS1                       0x0000014c
-
-#define REG_DSI_7nm_PHY_CMN_GLBL_DIGTOP_SPARE10                        0x000001ac
-
-static inline uint32_t REG_DSI_7nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000000c + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_PIN_SWAP(uint32_t i0) { return 0x00000010 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_LPRX_CTRL(uint32_t i0) { return 0x00000014 + 0x80*i0; }
-
-static inline uint32_t REG_DSI_7nm_PHY_LN_TX_DCTRL(uint32_t i0) { return 0x00000018 + 0x80*i0; }
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_ONE                        0x00000000
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_TWO                        0x00000004
-
-#define REG_DSI_7nm_PHY_PLL_INT_LOOP_SETTINGS                  0x00000008
-
-#define REG_DSI_7nm_PHY_PLL_INT_LOOP_SETTINGS_TWO              0x0000000c
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_THREE              0x00000010
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FOUR               0x00000014
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE               0x00000018
-
-#define REG_DSI_7nm_PHY_PLL_INT_LOOP_CONTROLS                  0x0000001c
-
-#define REG_DSI_7nm_PHY_PLL_DSM_DIVIDER                                0x00000020
-
-#define REG_DSI_7nm_PHY_PLL_FEEDBACK_DIVIDER                   0x00000024
-
-#define REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES                       0x00000028
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_UPDATE_CONTROL_OVERRIDES      0x0000002c
-
-#define REG_DSI_7nm_PHY_PLL_CMODE                              0x00000030
-
-#define REG_DSI_7nm_PHY_PLL_PSM_CTRL                           0x00000034
-
-#define REG_DSI_7nm_PHY_PLL_RSM_CTRL                           0x00000038
-
-#define REG_DSI_7nm_PHY_PLL_VCO_TUNE_MAP                       0x0000003c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_CNTRL                          0x00000040
-
-#define REG_DSI_7nm_PHY_PLL_CALIBRATION_SETTINGS               0x00000044
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_TIMER_LOW             0x00000048
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_TIMER_HIGH            0x0000004c
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS              0x00000050
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_MIN                       0x00000054
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_MAX                       0x00000058
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_PFILT                     0x0000005c
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_IFILT                     0x00000060
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_TWO          0x00000064
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_THREE                0x00000068
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_FOUR         0x0000006c
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_ICODE_HIGH                        0x00000070
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_ICODE_LOW                 0x00000074
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DETECT_SETTINGS_ONE           0x00000078
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DETECT_THRESH                 0x0000007c
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DET_REFCLK_HIGH               0x00000080
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DET_REFCLK_LOW                        0x00000084
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DET_PLLCLK_HIGH               0x00000088
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_DET_PLLCLK_LOW                        0x0000008c
-
-#define REG_DSI_7nm_PHY_PLL_PFILT                              0x00000090
-
-#define REG_DSI_7nm_PHY_PLL_IFILT                              0x00000094
-
-#define REG_DSI_7nm_PHY_PLL_PLL_GAIN                           0x00000098
-
-#define REG_DSI_7nm_PHY_PLL_ICODE_LOW                          0x0000009c
-
-#define REG_DSI_7nm_PHY_PLL_ICODE_HIGH                         0x000000a0
-
-#define REG_DSI_7nm_PHY_PLL_LOCKDET                            0x000000a4
-
-#define REG_DSI_7nm_PHY_PLL_OUTDIV                             0x000000a8
-
-#define REG_DSI_7nm_PHY_PLL_FASTLOCK_CONTROL                   0x000000ac
-
-#define REG_DSI_7nm_PHY_PLL_PASS_OUT_OVERRIDE_ONE              0x000000b0
-
-#define REG_DSI_7nm_PHY_PLL_PASS_OUT_OVERRIDE_TWO              0x000000b4
-
-#define REG_DSI_7nm_PHY_PLL_CORE_OVERRIDE                      0x000000b8
-
-#define REG_DSI_7nm_PHY_PLL_CORE_INPUT_OVERRIDE                        0x000000bc
-
-#define REG_DSI_7nm_PHY_PLL_RATE_CHANGE                                0x000000c0
-
-#define REG_DSI_7nm_PHY_PLL_PLL_DIGITAL_TIMERS                 0x000000c4
-
-#define REG_DSI_7nm_PHY_PLL_PLL_DIGITAL_TIMERS_TWO             0x000000c8
-
-#define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START                  0x000000cc
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW                 0x000000d0
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID                 0x000000d4
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH                        0x000000d8
-
-#define REG_DSI_7nm_PHY_PLL_DEC_FRAC_MUXES                     0x000000dc
-
-#define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START_1                        0x000000e0
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW_1               0x000000e4
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID_1               0x000000e8
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH_1              0x000000ec
-
-#define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START_2                        0x000000f0
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW_2               0x000000f4
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID_2               0x000000f8
-
-#define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH_2              0x000000fc
-
-#define REG_DSI_7nm_PHY_PLL_MASH_CONTROL                       0x00000100
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW                   0x00000104
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH                  0x00000108
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW                    0x0000010c
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH                   0x00000110
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW                     0x00000114
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH                    0x00000118
-
-#define REG_DSI_7nm_PHY_PLL_SSC_MUX_CONTROL                    0x0000011c
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW_1                 0x00000120
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH_1                        0x00000124
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW_1                  0x00000128
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH_1                 0x0000012c
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW_1                   0x00000130
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH_1                  0x00000134
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW_2                 0x00000138
-
-#define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH_2                        0x0000013c
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW_2                  0x00000140
-
-#define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH_2                 0x00000144
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW_2                   0x00000148
-
-#define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH_2                  0x0000014c
-
-#define REG_DSI_7nm_PHY_PLL_SSC_CONTROL                                0x00000150
-
-#define REG_DSI_7nm_PHY_PLL_PLL_OUTDIV_RATE                    0x00000154
-
-#define REG_DSI_7nm_PHY_PLL_PLL_LOCKDET_RATE_1                 0x00000158
-
-#define REG_DSI_7nm_PHY_PLL_PLL_LOCKDET_RATE_2                 0x0000015c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_PROP_GAIN_RATE_1               0x00000160
-
-#define REG_DSI_7nm_PHY_PLL_PLL_PROP_GAIN_RATE_2               0x00000164
-
-#define REG_DSI_7nm_PHY_PLL_PLL_BAND_SEL_RATE_1                        0x00000168
-
-#define REG_DSI_7nm_PHY_PLL_PLL_BAND_SEL_RATE_2                        0x0000016c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_1          0x00000170
-
-#define REG_DSI_7nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_2          0x00000174
-
-#define REG_DSI_7nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_1       0x00000178
-
-#define REG_DSI_7nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_2       0x0000017c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_FASTLOCK_EN_BAND               0x00000180
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_MID           0x00000184
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_HIGH          0x00000188
-
-#define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_MUX           0x0000018c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_LOCK_OVERRIDE                  0x00000190
-
-#define REG_DSI_7nm_PHY_PLL_PLL_LOCK_DELAY                     0x00000194
-
-#define REG_DSI_7nm_PHY_PLL_PLL_LOCK_MIN_DELAY                 0x00000198
-
-#define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS                    0x0000019c
-
-#define REG_DSI_7nm_PHY_PLL_SPARE_AND_JPC_OVERRIDES            0x000001a0
-
-#define REG_DSI_7nm_PHY_PLL_BIAS_CONTROL_1                     0x000001a4
-
-#define REG_DSI_7nm_PHY_PLL_BIAS_CONTROL_2                     0x000001a8
-
-#define REG_DSI_7nm_PHY_PLL_ALOG_OBSV_BUS_CTRL_1               0x000001ac
-
-#define REG_DSI_7nm_PHY_PLL_COMMON_STATUS_ONE                  0x000001b0
-
-#define REG_DSI_7nm_PHY_PLL_COMMON_STATUS_TWO                  0x000001b4
-
-#define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL                       0x000001b8
-
-#define REG_DSI_7nm_PHY_PLL_ICODE_ACCUM_STATUS_LOW             0x000001bc
-
-#define REG_DSI_7nm_PHY_PLL_ICODE_ACCUM_STATUS_HIGH            0x000001c0
-
-#define REG_DSI_7nm_PHY_PLL_FD_OUT_LOW                         0x000001c4
-
-#define REG_DSI_7nm_PHY_PLL_FD_OUT_HIGH                                0x000001c8
-
-#define REG_DSI_7nm_PHY_PLL_ALOG_OBSV_BUS_STATUS_1             0x000001cc
-
-#define REG_DSI_7nm_PHY_PLL_PLL_MISC_CONFIG                    0x000001d0
-
-#define REG_DSI_7nm_PHY_PLL_FLL_CONFIG                         0x000001d4
-
-#define REG_DSI_7nm_PHY_PLL_FLL_FREQ_ACQ_TIME                  0x000001d8
-
-#define REG_DSI_7nm_PHY_PLL_FLL_CODE0                          0x000001dc
-
-#define REG_DSI_7nm_PHY_PLL_FLL_CODE1                          0x000001e0
-
-#define REG_DSI_7nm_PHY_PLL_FLL_GAIN0                          0x000001e4
-
-#define REG_DSI_7nm_PHY_PLL_FLL_GAIN1                          0x000001e8
-
-#define REG_DSI_7nm_PHY_PLL_SW_RESET                           0x000001ec
-
-#define REG_DSI_7nm_PHY_PLL_FAST_PWRUP                         0x000001f0
-
-#define REG_DSI_7nm_PHY_PLL_LOCKTIME0                          0x000001f4
-
-#define REG_DSI_7nm_PHY_PLL_LOCKTIME1                          0x000001f8
-
-#define REG_DSI_7nm_PHY_PLL_DEBUG_BUS_SEL                      0x000001fc
-
-#define REG_DSI_7nm_PHY_PLL_DEBUG_BUS0                         0x00000200
-
-#define REG_DSI_7nm_PHY_PLL_DEBUG_BUS1                         0x00000204
-
-#define REG_DSI_7nm_PHY_PLL_DEBUG_BUS2                         0x00000208
-
-#define REG_DSI_7nm_PHY_PLL_DEBUG_BUS3                         0x0000020c
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_FLL_CONTROL_OVERRIDES       0x00000210
-
-#define REG_DSI_7nm_PHY_PLL_VCO_CONFIG                         0x00000214
-
-#define REG_DSI_7nm_PHY_PLL_VCO_CAL_CODE1_MODE0_STATUS         0x00000218
-
-#define REG_DSI_7nm_PHY_PLL_VCO_CAL_CODE1_MODE1_STATUS         0x0000021c
-
-#define REG_DSI_7nm_PHY_PLL_RESET_SM_STATUS                    0x00000220
-
-#define REG_DSI_7nm_PHY_PLL_TDC_OFFSET                         0x00000224
-
-#define REG_DSI_7nm_PHY_PLL_PS3_PWRDOWN_CONTROLS               0x00000228
-
-#define REG_DSI_7nm_PHY_PLL_PS4_PWRDOWN_CONTROLS               0x0000022c
-
-#define REG_DSI_7nm_PHY_PLL_PLL_RST_CONTROLS                   0x00000230
-
-#define REG_DSI_7nm_PHY_PLL_GEAR_BAND_SELECT_CONTROLS          0x00000234
-
-#define REG_DSI_7nm_PHY_PLL_PSM_CLK_CONTROLS                   0x00000238
-
-#define REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES_2                     0x0000023c
-
-#define REG_DSI_7nm_PHY_PLL_VCO_CONFIG_1                       0x00000240
-
-#define REG_DSI_7nm_PHY_PLL_VCO_CONFIG_2                       0x00000244
-
-#define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS_1                  0x00000248
-
-#define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS_2                  0x0000024c
-
-#define REG_DSI_7nm_PHY_PLL_CMODE_1                            0x00000250
-
-#define REG_DSI_7nm_PHY_PLL_CMODE_2                            0x00000254
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE_1             0x00000258
-
-#define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE_2             0x0000025c
-
-#define REG_DSI_7nm_PHY_PLL_PERF_OPTIMIZE                      0x00000260
-
-
-#endif /* DSI_PHY_7NM_XML */
diff --git a/drivers/gpu/drm/msm/dsi/sfpb.xml.h b/drivers/gpu/drm/msm/dsi/sfpb.xml.h
deleted file mode 100644 (file)
index 344a1a1..0000000
+++ /dev/null
@@ -1,70 +0,0 @@
-#ifndef SFPB_XML
-#define SFPB_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum sfpb_ahb_arb_master_port_en {
-       SFPB_MASTER_PORT_ENABLE = 3,
-       SFPB_MASTER_PORT_DISABLE = 0,
-};
-
-#define REG_SFPB_GPREG                                         0x00000058
-#define SFPB_GPREG_MASTER_PORT_EN__MASK                                0x00001800
-#define SFPB_GPREG_MASTER_PORT_EN__SHIFT                       11
-static inline uint32_t SFPB_GPREG_MASTER_PORT_EN(enum sfpb_ahb_arb_master_port_en val)
-{
-       return ((val) << SFPB_GPREG_MASTER_PORT_EN__SHIFT) & SFPB_GPREG_MASTER_PORT_EN__MASK;
-}
-
-
-#endif /* SFPB_XML */
diff --git a/drivers/gpu/drm/msm/hdmi/hdmi.xml.h b/drivers/gpu/drm/msm/hdmi/hdmi.xml.h
deleted file mode 100644 (file)
index 973b460..0000000
+++ /dev/null
@@ -1,1399 +0,0 @@
-#ifndef HDMI_XML
-#define HDMI_XML
-
-/* Autogenerated file, DO NOT EDIT manually!
-
-This file was generated by the rules-ng-ng headergen tool in this git repository:
-http://github.com/freedreno/envytools/
-git clone https://github.com/freedreno/envytools.git
-
-The rules-ng-ng source files this header was generated from are:
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml                   (    944 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml   (   1572 bytes, from 2022-07-23 20:21:46)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml              (  20912 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml        (   2849 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml              (  37461 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml               (  18746 bytes, from 2022-04-28 17:29:36)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml        (   3236 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml (   4935 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml      (   7004 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml      (   3712 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml      (   5381 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml      (   4499 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml       (  11007 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml              (    602 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml           (   1686 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml           (    600 bytes, from 2022-03-08 17:40:42)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml             (  42350 bytes, from 2022-09-20 17:45:56)
-- /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml               (  10416 bytes, from 2022-03-08 17:40:42)
-
-Copyright (C) 2013-2022 by the following authors:
-- Rob Clark <robdclark@gmail.com> (robclark)
-- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
-
-Permission is hereby granted, free of charge, to any person obtaining
-a copy of this software and associated documentation files (the
-"Software"), to deal in the Software without restriction, including
-without limitation the rights to use, copy, modify, merge, publish,
-distribute, sublicense, and/or sell copies of the Software, and to
-permit persons to whom the Software is furnished to do so, subject to
-the following conditions:
-
-The above copyright notice and this permission notice (including the
-next paragraph) shall be included in all copies or substantial
-portions of the Software.
-
-THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
-EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
-MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
-IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
-LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
-OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
-WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
-*/
-
-
-enum hdmi_hdcp_key_state {
-       HDCP_KEYS_STATE_NO_KEYS = 0,
-       HDCP_KEYS_STATE_NOT_CHECKED = 1,
-       HDCP_KEYS_STATE_CHECKING = 2,
-       HDCP_KEYS_STATE_VALID = 3,
-       HDCP_KEYS_STATE_AKSV_NOT_VALID = 4,
-       HDCP_KEYS_STATE_CHKSUM_MISMATCH = 5,
-       HDCP_KEYS_STATE_PROD_AKSV = 6,
-       HDCP_KEYS_STATE_RESERVED = 7,
-};
-
-enum hdmi_ddc_read_write {
-       DDC_WRITE = 0,
-       DDC_READ = 1,
-};
-
-enum hdmi_acr_cts {
-       ACR_NONE = 0,
-       ACR_32 = 1,
-       ACR_44 = 2,
-       ACR_48 = 3,
-};
-
-#define REG_HDMI_CTRL                                          0x00000000
-#define HDMI_CTRL_ENABLE                                       0x00000001
-#define HDMI_CTRL_HDMI                                         0x00000002
-#define HDMI_CTRL_ENCRYPTED                                    0x00000004
-
-#define REG_HDMI_AUDIO_PKT_CTRL1                               0x00000020
-#define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND                 0x00000001
-
-#define REG_HDMI_ACR_PKT_CTRL                                  0x00000024
-#define HDMI_ACR_PKT_CTRL_CONT                                 0x00000001
-#define HDMI_ACR_PKT_CTRL_SEND                                 0x00000002
-#define HDMI_ACR_PKT_CTRL_SELECT__MASK                         0x00000030
-#define HDMI_ACR_PKT_CTRL_SELECT__SHIFT                                4
-static inline uint32_t HDMI_ACR_PKT_CTRL_SELECT(enum hdmi_acr_cts val)
-{
-       return ((val) << HDMI_ACR_PKT_CTRL_SELECT__SHIFT) & HDMI_ACR_PKT_CTRL_SELECT__MASK;
-}
-#define HDMI_ACR_PKT_CTRL_SOURCE                               0x00000100
-#define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK                   0x00070000
-#define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT                  16
-static inline uint32_t HDMI_ACR_PKT_CTRL_N_MULTIPLIER(uint32_t val)
-{
-       return ((val) << HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT) & HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK;
-}
-#define HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY                       0x80000000
-
-#define REG_HDMI_VBI_PKT_CTRL                                  0x00000028
-#define HDMI_VBI_PKT_CTRL_GC_ENABLE                            0x00000010
-#define HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME                       0x00000020
-#define HDMI_VBI_PKT_CTRL_ISRC_SEND                            0x00000100
-#define HDMI_VBI_PKT_CTRL_ISRC_CONTINUOUS                      0x00000200
-#define HDMI_VBI_PKT_CTRL_ACP_SEND                             0x00001000
-#define HDMI_VBI_PKT_CTRL_ACP_SRC_SW                           0x00002000
-
-#define REG_HDMI_INFOFRAME_CTRL0                               0x0000002c
-#define HDMI_INFOFRAME_CTRL0_AVI_SEND                          0x00000001
-#define HDMI_INFOFRAME_CTRL0_AVI_CONT                          0x00000002
-#define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND                   0x00000010
-#define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT                   0x00000020
-#define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE                 0x00000040
-#define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE                 0x00000080
-
-#define REG_HDMI_INFOFRAME_CTRL1                               0x00000030
-#define HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE__MASK               0x0000003f
-#define HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE__SHIFT              0
-static inline uint32_t HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE(uint32_t val)
-{
-       return ((val) << HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE__SHIFT) & HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE__MASK;
-}
-#define HDMI_INFOFRAME_CTRL1_AUDIO_INFO_LINE__MASK             0x00003f00
-#define HDMI_INFOFRAME_CTRL1_AUDIO_INFO_LINE__SHIFT            8
-static inline uint32_t HDMI_INFOFRAME_CTRL1_AUDIO_INFO_LINE(uint32_t val)
-{
-       return ((val) << HDMI_INFOFRAME_CTRL1_AUDIO_INFO_LINE__SHIFT) & HDMI_INFOFRAME_CTRL1_AUDIO_INFO_LINE__MASK;
-}
-#define HDMI_INFOFRAME_CTRL1_MPEG_INFO_LINE__MASK              0x003f0000
-#define HDMI_INFOFRAME_CTRL1_MPEG_INFO_LINE__SHIFT             16
-static inline uint32_t HDMI_INFOFRAME_CTRL1_MPEG_INFO_LINE(uint32_t val)
-{
-       return ((val) << HDMI_INFOFRAME_CTRL1_MPEG_INFO_LINE__SHIFT) & HDMI_INFOFRAME_CTRL1_MPEG_INFO_LINE__MASK;
-}
-#define HDMI_INFOFRAME_CTRL1_VENSPEC_INFO_LINE__MASK           0x3f000000
-#define HDMI_INFOFRAME_CTRL1_VENSPEC_INFO_LINE__SHIFT          24
-static inline uint32_t HDMI_INFOFRAME_CTRL1_VENSPEC_INFO_LINE(uint32_t val)
-{
-       return ((val) << HDMI_INFOFRAME_CTRL1_VENSPEC_INFO_LINE__SHIFT) & HDMI_INFOFRAME_CTRL1_VENSPEC_INFO_LINE__MASK;
-}
-
-#define REG_HDMI_GEN_PKT_CTRL                                  0x00000034
-#define HDMI_GEN_PKT_CTRL_GENERIC0_SEND                                0x00000001
-#define HDMI_GEN_PKT_CTRL_GENERIC0_CONT                                0x00000002
-#define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK                        0x0000000c
-#define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT               2
-static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE(uint32_t val)
-{
-       return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK;
-}
-#define HDMI_GEN_PKT_CTRL_GENERIC1_SEND                                0x00000010
-#define HDMI_GEN_PKT_CTRL_GENERIC1_CONT                                0x00000020
-#define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK                  0x003f0000
-#define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT                 16
-static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_LINE(uint32_t val)
-{
-       return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK;
-}
-#define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK                  0x3f000000
-#define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT                 24
-static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC1_LINE(uint32_t val)
-{
-       return ((val) << HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK;
-}
-
-#define REG_HDMI_GC                                            0x00000040
-#define HDMI_GC_MUTE                                           0x00000001
-
-#define REG_HDMI_AUDIO_PKT_CTRL2                               0x00000044
-#define HDMI_AUDIO_PKT_CTRL2_OVERRIDE                          0x00000001
-#define HDMI_AUDIO_PKT_CTRL2_LAYOUT                            0x00000002
-
-static inline uint32_t REG_HDMI_AVI_INFO(uint32_t i0) { return 0x0000006c + 0x4*i0; }
-
-#define REG_HDMI_GENERIC0_HDR                                  0x00000084
-
-static inline uint32_t REG_HDMI_GENERIC0(uint32_t i0) { return 0x00000088 + 0x4*i0; }
-
-#define REG_HDMI_GENERIC1_HDR                                  0x000000a4
-
-static inline uint32_t REG_HDMI_GENERIC1(uint32_t i0) { return 0x000000a8 + 0x4*i0; }
-
-static inline uint32_t REG_HDMI_ACR(enum hdmi_acr_cts i0) { return 0x000000c4 + 0x8*i0; }
-
-static inline uint32_t REG_HDMI_ACR_0(enum hdmi_acr_cts i0) { return 0x000000c4 + 0x8*i0; }
-#define HDMI_ACR_0_CTS__MASK                                   0xfffff000
-#define HDMI_ACR_0_CTS__SHIFT                                  12
-static inline uint32_t HDMI_ACR_0_CTS(uint32_t val)
-{
-       return ((val) << HDMI_ACR_0_CTS__SHIFT) & HDMI_ACR_0_CTS__MASK;
-}
-
-static inline uint32_t REG_HDMI_ACR_1(enum hdmi_acr_cts i0) { return 0x000000c8 + 0x8*i0; }
-#define HDMI_ACR_1_N__MASK                                     0xffffffff
-#define HDMI_ACR_1_N__SHIFT                                    0
-static inline uint32_t HDMI_ACR_1_N(uint32_t val)
-{
-       return ((val) << HDMI_ACR_1_N__SHIFT) & HDMI_ACR_1_N__MASK;
-}
-
-#define REG_HDMI_AUDIO_INFO0                                   0x000000e4
-#define HDMI_AUDIO_INFO0_CHECKSUM__MASK                                0x000000ff
-#define HDMI_AUDIO_INFO0_CHECKSUM__SHIFT                       0
-static inline uint32_t HDMI_AUDIO_INFO0_CHECKSUM(uint32_t val)
-{
-       return ((val) << HDMI_AUDIO_INFO0_CHECKSUM__SHIFT) & HDMI_AUDIO_INFO0_CHECKSUM__MASK;
-}
-#define HDMI_AUDIO_INFO0_CC__MASK                              0x00000700
-#define HDMI_AUDIO_INFO0_CC__SHIFT                             8
-static inline uint32_t HDMI_AUDIO_INFO0_CC(uint32_t val)
-{
-       return ((val) << HDMI_AUDIO_INFO0_CC__SHIFT) & HDMI_AUDIO_INFO0_CC__MASK;
-}
-
-#define REG_HDMI_AUDIO_INFO1                                   0x000000e8
-#define HDMI_AUDIO_INFO1_CA__MASK                              0x000000ff
-#define HDMI_AUDIO_INFO1_CA__SHIFT                             0
-static inline uint32_t HDMI_AUDIO_INFO1_CA(uint32_t val)
-{
-       return ((val) << HDMI_AUDIO_INFO1_CA__SHIFT) & HDMI_AUDIO_INFO1_CA__MASK;
-}
-#define HDMI_AUDIO_INFO1_LSV__MASK                             0x00007800
-#define HDMI_AUDIO_INFO1_LSV__SHIFT                            11
-static inline uint32_t HDMI_AUDIO_INFO1_LSV(uint32_t val)
-{
-       return ((val) << HDMI_AUDIO_INFO1_LSV__SHIFT) & HDMI_AUDIO_INFO1_LSV__MASK;
-}
-#define HDMI_AUDIO_INFO1_DM_INH                                        0x00008000
-
-#define REG_HDMI_HDCP_CTRL                                     0x00000110
-#define HDMI_HDCP_CTRL_ENABLE                                  0x00000001
-#define HDMI_HDCP_CTRL_ENCRYPTION_ENABLE                       0x00000100
-
-#define REG_HDMI_HDCP_DEBUG_CTRL                               0x00000114
-#define HDMI_HDCP_DEBUG_CTRL_RNG_CIPHER                                0x00000004
-
-#define REG_HDMI_HDCP_INT_CTRL                                 0x00000118
-#define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_INT                    0x00000001
-#define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_ACK                    0x00000002
-#define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_MASK                   0x00000004
-#define HDMI_HDCP_INT_CTRL_AUTH_FAIL_INT                       0x00000010
-#define HDMI_HDCP_INT_CTRL_AUTH_FAIL_ACK                       0x00000020
-#define HDMI_HDCP_INT_CTRL_AUTH_FAIL_MASK                      0x00000040
-#define HDMI_HDCP_INT_CTRL_AUTH_FAIL_INFO_ACK                  0x00000080
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_INT                   0x00000100
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_ACK                   0x00000200
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_MASK                  0x00000400
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_INT                  0x00001000
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_ACK                  0x00002000
-#define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_MASK                 0x00004000
-
-#define REG_HDMI_HDCP_LINK0_STATUS                             0x0000011c
-#define HDMI_HDCP_LINK0_STATUS_AN_0_READY                      0x00000100
-#define HDMI_HDCP_LINK0_STATUS_AN_1_READY                      0x00000200
-#define HDMI_HDCP_LINK0_STATUS_RI_MATCHES                      0x00001000
-#define HDMI_HDCP_LINK0_STATUS_V_MATCHES                       0x00100000
-#define HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK                 0x70000000
-#define HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT                        28
-static inline uint32_t HDMI_HDCP_LINK0_STATUS_KEY_STATE(enum hdmi_hdcp_key_state val)
-{
-       return ((val) << HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT) & HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK;
-}
-
-#define REG_HDMI_HDCP_DDC_CTRL_0                               0x00000120
-#define HDMI_HDCP_DDC_CTRL_0_DISABLE                           0x00000001
-
-#define REG_HDMI_HDCP_DDC_CTRL_1                               0x00000124
-#define HDMI_HDCP_DDC_CTRL_1_FAILED_ACK                                0x00000001
-
-#define REG_HDMI_HDCP_DDC_STATUS                               0x00000128
-#define HDMI_HDCP_DDC_STATUS_XFER_REQ                          0x00000010
-#define HDMI_HDCP_DDC_STATUS_XFER_DONE                         0x00000400
-#define HDMI_HDCP_DDC_STATUS_ABORTED                           0x00001000
-#define HDMI_HDCP_DDC_STATUS_TIMEOUT                           0x00002000
-#define HDMI_HDCP_DDC_STATUS_NACK0                             0x00004000
-#define HDMI_HDCP_DDC_STATUS_NACK1                             0x00008000
-#define HDMI_HDCP_DDC_STATUS_FAILED                            0x00010000
-
-#define REG_HDMI_HDCP_ENTROPY_CTRL0                            0x0000012c
-
-#define REG_HDMI_HDCP_ENTROPY_CTRL1                            0x0000025c
-
-#define REG_HDMI_HDCP_RESET                                    0x00000130
-#define HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE                   0x00000001
-
-#define REG_HDMI_HDCP_RCVPORT_DATA0                            0x00000134
-
-#define REG_HDMI_HDCP_RCVPORT_DATA1                            0x00000138
-
-#define REG_HDMI_HDCP_RCVPORT_DATA2_0                          0x0000013c
-
-#define REG_HDMI_HDCP_RCVPORT_DATA2_1                          0x00000140
-
-#define REG_HDMI_HDCP_RCVPORT_DATA3                            0x00000144
-
-#define REG_HDMI_HDCP_RCVPORT_DATA4                            0x00000148
-
-#define REG_HDMI_HDCP_RCVPORT_DATA5                            0x0000014c
-
-#define REG_HDMI_HDCP_RCVPORT_DATA6                            0x00000150
-
-#define REG_HDMI_HDCP_RCVPORT_DATA7                            0x00000154
-
-#define REG_HDMI_HDCP_RCVPORT_DATA8                            0x00000158
-
-#define REG_HDMI_HDCP_RCVPORT_DATA9                            0x0000015c
-
-#define REG_HDMI_HDCP_RCVPORT_DATA10                           0x00000160
-
-#define REG_HDMI_HDCP_RCVPORT_DATA11                           0x00000164
-
-#define REG_HDMI_HDCP_RCVPORT_DATA12                           0x00000168
-
-#define REG_HDMI_VENSPEC_INFO0                                 0x0000016c
-
-#define REG_HDMI_VENSPEC_INFO1                                 0x00000170
-
-#define REG_HDMI_VENSPEC_INFO2                                 0x00000174
-
-#define REG_HDMI_VENSPEC_INFO3                                 0x00000178
-
-#define REG_HDMI_VENSPEC_INFO4                                 0x0000017c
-
-#define REG_HDMI_VENSPEC_INFO5                                 0x00000180
-
-#define REG_HDMI_VENSPEC_INFO6                                 0x00000184
-
-#define REG_HDMI_AUDIO_CFG                                     0x000001d0
-#define HDMI_AUDIO_CFG_ENGINE_ENABLE                           0x00000001
-#define HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK                    0x000000f0
-#define HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT                   4
-static inline uint32_t HDMI_AUDIO_CFG_FIFO_WATERMARK(uint32_t val)
-{
-       return ((val) << HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT) & HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK;
-}
-
-#define REG_HDMI_USEC_REFTIMER                                 0x00000208
-
-#define REG_HDMI_DDC_CTRL                                      0x0000020c
-#define HDMI_DDC_CTRL_GO                                       0x00000001
-#define HDMI_DDC_CTRL_SOFT_RESET                               0x00000002
-#define HDMI_DDC_CTRL_SEND_RESET                               0x00000004
-#define HDMI_DDC_CTRL_SW_STATUS_RESET                          0x00000008
-#define HDMI_DDC_CTRL_TRANSACTION_CNT__MASK                    0x00300000
-#define HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT                   20
-static inline uint32_t HDMI_DDC_CTRL_TRANSACTION_CNT(uint32_t val)
-{
-       return ((val) << HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT) & HDMI_DDC_CTRL_TRANSACTION_CNT__MASK;
-}
-
-#define REG_HDMI_DDC_ARBITRATION                               0x00000210
-#define HDMI_DDC_ARBITRATION_HW_ARBITRATION                    0x00000010
-
-#define REG_HDMI_DDC_INT_CTRL                                  0x00000214
-#define HDMI_DDC_INT_CTRL_SW_DONE_INT                          0x00000001
-#define HDMI_DDC_INT_CTRL_SW_DONE_ACK                          0x00000002
-#define HDMI_DDC_INT_CTRL_SW_DONE_MASK                         0x00000004
-
-#define REG_HDMI_DDC_SW_STATUS                                 0x00000218
-#define HDMI_DDC_SW_STATUS_NACK0                               0x00001000
-#define HDMI_DDC_SW_STATUS_NACK1                               0x00002000
-#define HDMI_DDC_SW_STATUS_NACK2                               0x00004000
-#define HDMI_DDC_SW_STATUS_NACK3                               0x00008000
-
-#define REG_HDMI_DDC_HW_STATUS                                 0x0000021c
-#define HDMI_DDC_HW_STATUS_DONE                                        0x00000008
-
-#define REG_HDMI_DDC_SPEED                                     0x00000220
-#define HDMI_DDC_SPEED_THRESHOLD__MASK                         0x00000003
-#define HDMI_DDC_SPEED_THRESHOLD__SHIFT                                0
-static inline uint32_t HDMI_DDC_SPEED_THRESHOLD(uint32_t val)
-{
-       return ((val) << HDMI_DDC_SPEED_THRESHOLD__SHIFT) & HDMI_DDC_SPEED_THRESHOLD__MASK;
-}
-#define HDMI_DDC_SPEED_PRESCALE__MASK                          0xffff0000
-#define HDMI_DDC_SPEED_PRESCALE__SHIFT                         16
-static inline uint32_t HDMI_DDC_SPEED_PRESCALE(uint32_t val)
-{
-       return ((val) << HDMI_DDC_SPEED_PRESCALE__SHIFT) & HDMI_DDC_SPEED_PRESCALE__MASK;
-}
-
-#define REG_HDMI_DDC_SETUP                                     0x00000224
-#define HDMI_DDC_SETUP_TIMEOUT__MASK                           0xff000000
-#define HDMI_DDC_SETUP_TIMEOUT__SHIFT                          24
-static inline uint32_t HDMI_DDC_SETUP_TIMEOUT(uint32_t val)
-{
-       return ((val) << HDMI_DDC_SETUP_TIMEOUT__SHIFT) & HDMI_DDC_SETUP_TIMEOUT__MASK;
-}
-
-static inline uint32_t REG_HDMI_I2C_TRANSACTION(uint32_t i0) { return 0x00000228 + 0x4*i0; }
-
-static inline uint32_t REG_HDMI_I2C_TRANSACTION_REG(uint32_t i0) { return 0x00000228 + 0x4*i0; }
-#define HDMI_I2C_TRANSACTION_REG_RW__MASK                      0x00000001
-#define HDMI_I2C_TRANSACTION_REG_RW__SHIFT                     0
-static inline uint32_t HDMI_I2C_TRANSACTION_REG_RW(enum hdmi_ddc_read_write val)
-{
-       return ((val) << HDMI_I2C_TRANSACTION_REG_RW__SHIFT) & HDMI_I2C_TRANSACTION_REG_RW__MASK;
-}
-#define HDMI_I2C_TRANSACTION_REG_STOP_ON_NACK                  0x00000100
-#define HDMI_I2C_TRANSACTION_REG_START                         0x00001000
-#define HDMI_I2C_TRANSACTION_REG_STOP                          0x00002000
-#define HDMI_I2C_TRANSACTION_REG_CNT__MASK                     0x00ff0000
-#define HDMI_I2C_TRANSACTION_REG_CNT__SHIFT                    16
-static inline uint32_t HDMI_I2C_TRANSACTION_REG_CNT(uint32_t val)
-{
-       return ((val) << HDMI_I2C_TRANSACTION_REG_CNT__SHIFT) & HDMI_I2C_TRANSACTION_REG_CNT__MASK;
-}
-
-#define REG_HDMI_DDC_DATA                                      0x00000238
-#define HDMI_DDC_DATA_DATA_RW__MASK                            0x00000001
-#define HDMI_DDC_DATA_DATA_RW__SHIFT                           0
-static inline uint32_t HDMI_DDC_DATA_DATA_RW(enum hdmi_ddc_read_write val)
-{
-       return ((val) << HDMI_DDC_DATA_DATA_RW__SHIFT) & HDMI_DDC_DATA_DATA_RW__MASK;
-}
-#define HDMI_DDC_DATA_DATA__MASK                               0x0000ff00
-#define HDMI_DDC_DATA_DATA__SHIFT                              8
-static inline uint32_t HDMI_DDC_DATA_DATA(uint32_t val)
-{
-       return ((val) << HDMI_DDC_DATA_DATA__SHIFT) & HDMI_DDC_DATA_DATA__MASK;
-}
-#define HDMI_DDC_DATA_INDEX__MASK                              0x00ff0000
-#define HDMI_DDC_DATA_INDEX__SHIFT                             16
-static inline uint32_t HDMI_DDC_DATA_INDEX(uint32_t val)
-{
-       return ((val) << HDMI_DDC_DATA_INDEX__SHIFT) & HDMI_DDC_DATA_INDEX__MASK;
-}
-#define HDMI_DDC_DATA_INDEX_WRITE                              0x80000000
-
-#define REG_HDMI_HDCP_SHA_CTRL                                 0x0000023c
-
-#define REG_HDMI_HDCP_SHA_STATUS                               0x00000240
-#define HDMI_HDCP_SHA_STATUS_BLOCK_DONE                                0x00000001
-#define HDMI_HDCP_SHA_STATUS_COMP_DONE                         0x00000010
-
-#define REG_HDMI_HDCP_SHA_DATA                                 0x00000244
-#define HDMI_HDCP_SHA_DATA_DONE                                        0x00000001
-
-#define REG_HDMI_HPD_INT_STATUS                                        0x00000250
-#define HDMI_HPD_INT_STATUS_INT                                        0x00000001
-#define HDMI_HPD_INT_STATUS_CABLE_DETECTED                     0x00000002
-
-#define REG_HDMI_HPD_INT_CTRL                                  0x00000254
-#define HDMI_HPD_INT_CTRL_INT_ACK                              0x00000001
-#define HDMI_HPD_INT_CTRL_INT_CONNECT                          0x00000002
-#define HDMI_HPD_INT_CTRL_INT_EN                               0x00000004
-#define HDMI_HPD_INT_CTRL_RX_INT_ACK                           0x00000010
-#define HDMI_HPD_INT_CTRL_RX_INT_EN                            0x00000020
-#define HDMI_HPD_INT_CTRL_RCV_PLUGIN_DET_MASK                  0x00000200
-
-#define REG_HDMI_HPD_CTRL                                      0x00000258
-#define HDMI_HPD_CTRL_TIMEOUT__MASK                            0x00001fff
-#define HDMI_HPD_CTRL_TIMEOUT__SHIFT                           0
-static inline uint32_t HDMI_HPD_CTRL_TIMEOUT(uint32_t val)
-{
-       return ((val) << HDMI_HPD_CTRL_TIMEOUT__SHIFT) & HDMI_HPD_CTRL_TIMEOUT__MASK;
-}
-#define HDMI_HPD_CTRL_ENABLE                                   0x10000000
-
-#define REG_HDMI_DDC_REF                                       0x0000027c
-#define HDMI_DDC_REF_REFTIMER_ENABLE                           0x00010000
-#define HDMI_DDC_REF_REFTIMER__MASK                            0x0000ffff
-#define HDMI_DDC_REF_REFTIMER__SHIFT                           0
-static inline uint32_t HDMI_DDC_REF_REFTIMER(uint32_t val)
-{
-       return ((val) << HDMI_DDC_REF_REFTIMER__SHIFT) & HDMI_DDC_REF_REFTIMER__MASK;
-}
-
-#define REG_HDMI_HDCP_SW_UPPER_AKSV                            0x00000284
-
-#define REG_HDMI_HDCP_SW_LOWER_AKSV                            0x00000288
-
-#define REG_HDMI_CEC_CTRL                                      0x0000028c
-
-#define REG_HDMI_CEC_WR_DATA                                   0x00000290
-
-#define REG_HDMI_CEC_CEC_RETRANSMIT                            0x00000294
-
-#define REG_HDMI_CEC_STATUS                                    0x00000298
-
-#define REG_HDMI_CEC_INT                                       0x0000029c
-
-#define REG_HDMI_CEC_ADDR                                      0x000002a0
-
-#define REG_HDMI_CEC_TIME                                      0x000002a4
-
-#define REG_HDMI_CEC_REFTIMER                                  0x000002a8
-
-#define REG_HDMI_CEC_RD_DATA                                   0x000002ac
-
-#define REG_HDMI_CEC_RD_FILTER                                 0x000002b0
-
-#define REG_HDMI_ACTIVE_HSYNC                                  0x000002b4
-#define HDMI_ACTIVE_HSYNC_START__MASK                          0x00001fff
-#define HDMI_ACTIVE_HSYNC_START__SHIFT                         0
-static inline uint32_t HDMI_ACTIVE_HSYNC_START(uint32_t val)
-{
-       return ((val) << HDMI_ACTIVE_HSYNC_START__SHIFT) & HDMI_ACTIVE_HSYNC_START__MASK;
-}
-#define HDMI_ACTIVE_HSYNC_END__MASK                            0x0fff0000
-#define HDMI_ACTIVE_HSYNC_END__SHIFT                           16
-static inline uint32_t HDMI_ACTIVE_HSYNC_END(uint32_t val)
-{
-       return ((val) << HDMI_ACTIVE_HSYNC_END__SHIFT) & HDMI_ACTIVE_HSYNC_END__MASK;
-}
-
-#define REG_HDMI_ACTIVE_VSYNC                                  0x000002b8
-#define HDMI_ACTIVE_VSYNC_START__MASK                          0x00001fff
-#define HDMI_ACTIVE_VSYNC_START__SHIFT                         0
-static inline uint32_t HDMI_ACTIVE_VSYNC_START(uint32_t val)
-{
-       return ((val) << HDMI_ACTIVE_VSYNC_START__SHIFT) & HDMI_ACTIVE_VSYNC_START__MASK;
-}
-#define HDMI_ACTIVE_VSYNC_END__MASK                            0x1fff0000
-#define HDMI_ACTIVE_VSYNC_END__SHIFT                           16
-static inline uint32_t HDMI_ACTIVE_VSYNC_END(uint32_t val)
-{
-       return ((val) << HDMI_ACTIVE_VSYNC_END__SHIFT) & HDMI_ACTIVE_VSYNC_END__MASK;
-}
-
-#define REG_HDMI_VSYNC_ACTIVE_F2                               0x000002bc
-#define HDMI_VSYNC_ACTIVE_F2_START__MASK                       0x00001fff
-#define HDMI_VSYNC_ACTIVE_F2_START__SHIFT                      0
-static inline uint32_t HDMI_VSYNC_ACTIVE_F2_START(uint32_t val)
-{
-       return ((val) << HDMI_VSYNC_ACTIVE_F2_START__SHIFT) & HDMI_VSYNC_ACTIVE_F2_START__MASK;
-}
-#define HDMI_VSYNC_ACTIVE_F2_END__MASK                         0x1fff0000
-#define HDMI_VSYNC_ACTIVE_F2_END__SHIFT                                16
-static inline uint32_t HDMI_VSYNC_ACTIVE_F2_END(uint32_t val)
-{
-       return ((val) << HDMI_VSYNC_ACTIVE_F2_END__SHIFT) & HDMI_VSYNC_ACTIVE_F2_END__MASK;
-}
-
-#define REG_HDMI_TOTAL                                         0x000002c0
-#define HDMI_TOTAL_H_TOTAL__MASK                               0x00001fff
-#define HDMI_TOTAL_H_TOTAL__SHIFT                              0
-static inline uint32_t HDMI_TOTAL_H_TOTAL(uint32_t val)
-{
-       return ((val) << HDMI_TOTAL_H_TOTAL__SHIFT) & HDMI_TOTAL_H_TOTAL__MASK;
-}
-#define HDMI_TOTAL_V_TOTAL__MASK                               0x1fff0000
-#define HDMI_TOTAL_V_TOTAL__SHIFT                              16
-static inline uint32_t HDMI_TOTAL_V_TOTAL(uint32_t val)
-{
-       return ((val) << HDMI_TOTAL_V_TOTAL__SHIFT) & HDMI_TOTAL_V_TOTAL__MASK;
-}
-
-#define REG_HDMI_VSYNC_TOTAL_F2                                        0x000002c4
-#define HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK                      0x00001fff
-#define HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT                     0
-static inline uint32_t HDMI_VSYNC_TOTAL_F2_V_TOTAL(uint32_t val)
-{
-       return ((val) << HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT) & HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK;
-}
-
-#define REG_HDMI_FRAME_CTRL                                    0x000002c8
-#define HDMI_FRAME_CTRL_RGB_MUX_SEL_BGR                                0x00001000
-#define HDMI_FRAME_CTRL_VSYNC_LOW                              0x10000000
-#define HDMI_FRAME_CTRL_HSYNC_LOW                              0x20000000
-#define HDMI_FRAME_CTRL_INTERLACED_EN                          0x80000000
-
-#define REG_HDMI_AUD_INT                                       0x000002cc
-#define HDMI_AUD_INT_AUD_FIFO_URUN_INT                         0x00000001
-#define HDMI_AUD_INT_AUD_FIFO_URAN_MASK                                0x00000002
-#define HDMI_AUD_INT_AUD_SAM_DROP_INT                          0x00000004
-#define HDMI_AUD_INT_AUD_SAM_DROP_MASK                         0x00000008
-
-#define REG_HDMI_PHY_CTRL                                      0x000002d4
-#define HDMI_PHY_CTRL_SW_RESET_PLL                             0x00000001
-#define HDMI_PHY_CTRL_SW_RESET_PLL_LOW                         0x00000002
-#define HDMI_PHY_CTRL_SW_RESET                                 0x00000004
-#define HDMI_PHY_CTRL_SW_RESET_LOW                             0x00000008
-
-#define REG_HDMI_CEC_WR_RANGE                                  0x000002dc
-
-#define REG_HDMI_CEC_RD_RANGE                                  0x000002e0
-
-#define REG_HDMI_VERSION                                       0x000002e4
-
-#define REG_HDMI_CEC_COMPL_CTL                                 0x00000360
-
-#define REG_HDMI_CEC_RD_START_RANGE                            0x00000364
-
-#define REG_HDMI_CEC_RD_TOTAL_RANGE                            0x00000368
-
-#define REG_HDMI_CEC_RD_ERR_RESP_LO                            0x0000036c
-
-#define REG_HDMI_CEC_WR_CHECK_CONFIG                           0x00000370
-
-#define REG_HDMI_8x60_PHY_REG0                                 0x00000000
-#define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK                        0x0000001c
-#define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT               2
-static inline uint32_t HDMI_8x60_PHY_REG0_DESER_DEL_CTRL(uint32_t val)
-{
-       return ((val) << HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT) & HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK;
-}
-
-#define REG_HDMI_8x60_PHY_REG1                                 0x00000004
-#define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK                 0x000000f0
-#define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT                        4
-static inline uint32_t HDMI_8x60_PHY_REG1_DTEST_MUX_SEL(uint32_t val)
-{
-       return ((val) << HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT) & HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK;
-}
-#define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK             0x0000000f
-#define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT            0
-static inline uint32_t HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL(uint32_t val)
-{
-       return ((val) << HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT) & HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK;
-}
-
-#define REG_HDMI_8x60_PHY_REG2                                 0x00000008
-#define HDMI_8x60_PHY_REG2_PD_DESER                            0x00000001
-#define HDMI_8x60_PHY_REG2_PD_DRIVE_1                          0x00000002
-#define HDMI_8x60_PHY_REG2_PD_DRIVE_2                          0x00000004
-#define HDMI_8x60_PHY_REG2_PD_DRIVE_3                          0x00000008
-#define HDMI_8x60_PHY_REG2_PD_DRIVE_4                          0x00000010
-#define HDMI_8x60_PHY_REG2_PD_PLL                              0x00000020
-#define HDMI_8x60_PHY_REG2_PD_PWRGEN                           0x00000040
-#define HDMI_8x60_PHY_REG2_RCV_SENSE_EN                                0x00000080
-
-#define REG_HDMI_8x60_PHY_REG3                                 0x0000000c
-#define HDMI_8x60_PHY_REG3_PLL_ENABLE                          0x00000001
-
-#define REG_HDMI_8x60_PHY_REG4                                 0x00000010
-
-#define REG_HDMI_8x60_PHY_REG5                                 0x00000014
-
-#define REG_HDMI_8x60_PHY_REG6                                 0x00000018
-
-#define REG_HDMI_8x60_PHY_REG7                                 0x0000001c
-
-#define REG_HDMI_8x60_PHY_REG8                                 0x00000020
-
-#define REG_HDMI_8x60_PHY_REG9                                 0x00000024
-
-#define REG_HDMI_8x60_PHY_REG10                                        0x00000028
-
-#define REG_HDMI_8x60_PHY_REG11                                        0x0000002c
-
-#define REG_HDMI_8x60_PHY_REG12                                        0x00000030
-#define HDMI_8x60_PHY_REG12_RETIMING_EN                                0x00000001
-#define HDMI_8x60_PHY_REG12_PLL_LOCK_DETECT_EN                 0x00000002
-#define HDMI_8x60_PHY_REG12_FORCE_LOCK                         0x00000010
-
-#define REG_HDMI_8960_PHY_REG0                                 0x00000000
-
-#define REG_HDMI_8960_PHY_REG1                                 0x00000004
-
-#define REG_HDMI_8960_PHY_REG2                                 0x00000008
-
-#define REG_HDMI_8960_PHY_REG3                                 0x0000000c
-
-#define REG_HDMI_8960_PHY_REG4                                 0x00000010
-
-#define REG_HDMI_8960_PHY_REG5                                 0x00000014
-
-#define REG_HDMI_8960_PHY_REG6                                 0x00000018
-
-#define REG_HDMI_8960_PHY_REG7                                 0x0000001c
-
-#define REG_HDMI_8960_PHY_REG8                                 0x00000020
-
-#define REG_HDMI_8960_PHY_REG9                                 0x00000024
-
-#define REG_HDMI_8960_PHY_REG10                                        0x00000028
-
-#define REG_HDMI_8960_PHY_REG11                                        0x0000002c
-
-#define REG_HDMI_8960_PHY_REG12                                        0x00000030
-#define HDMI_8960_PHY_REG12_SW_RESET                           0x00000020
-#define HDMI_8960_PHY_REG12_PWRDN_B                            0x00000080
-
-#define REG_HDMI_8960_PHY_REG_BIST_CFG                         0x00000034
-
-#define REG_HDMI_8960_PHY_DEBUG_BUS_SEL                                0x00000038
-
-#define REG_HDMI_8960_PHY_REG_MISC0                            0x0000003c
-
-#define REG_HDMI_8960_PHY_REG13                                        0x00000040
-
-#define REG_HDMI_8960_PHY_REG14                                        0x00000044
-
-#define REG_HDMI_8960_PHY_REG15                                        0x00000048
-
-#define REG_HDMI_8960_PHY_PLL_REFCLK_CFG                       0x00000000
-
-#define REG_HDMI_8960_PHY_PLL_CHRG_PUMP_CFG                    0x00000004
-
-#define REG_HDMI_8960_PHY_PLL_LOOP_FLT_CFG0                    0x00000008
-
-#define REG_HDMI_8960_PHY_PLL_LOOP_FLT_CFG1                    0x0000000c
-
-#define REG_HDMI_8960_PHY_PLL_IDAC_ADJ_CFG                     0x00000010
-
-#define REG_HDMI_8960_PHY_PLL_I_VI_KVCO_CFG                    0x00000014
-
-#define REG_HDMI_8960_PHY_PLL_PWRDN_B                          0x00000018
-#define HDMI_8960_PHY_PLL_PWRDN_B_PD_PLL                       0x00000002
-#define HDMI_8960_PHY_PLL_PWRDN_B_PLL_PWRDN_B                  0x00000008
-
-#define REG_HDMI_8960_PHY_PLL_SDM_CFG0                         0x0000001c
-
-#define REG_HDMI_8960_PHY_PLL_SDM_CFG1                         0x00000020
-
-#define REG_HDMI_8960_PHY_PLL_SDM_CFG2                         0x00000024
-
-#define REG_HDMI_8960_PHY_PLL_SDM_CFG3                         0x00000028
-
-#define REG_HDMI_8960_PHY_PLL_SDM_CFG4                         0x0000002c
-
-#define REG_HDMI_8960_PHY_PLL_SSC_CFG0                         0x00000030
-
-#define REG_HDMI_8960_PHY_PLL_SSC_CFG1                         0x00000034
-
-#define REG_HDMI_8960_PHY_PLL_SSC_CFG2                         0x00000038
-
-#define REG_HDMI_8960_PHY_PLL_SSC_CFG3                         0x0000003c
-
-#define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG0                     0x00000040
-
-#define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG1                     0x00000044
-
-#define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG2                     0x00000048
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG0                      0x0000004c
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG1                      0x00000050
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG2                      0x00000054
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG3                      0x00000058
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG4                      0x0000005c
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG5                      0x00000060
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG6                      0x00000064
-
-#define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG7                      0x00000068
-
-#define REG_HDMI_8960_PHY_PLL_DEBUG_SEL                                0x0000006c
-
-#define REG_HDMI_8960_PHY_PLL_MISC0                            0x00000070
-
-#define REG_HDMI_8960_PHY_PLL_MISC1                            0x00000074
-
-#define REG_HDMI_8960_PHY_PLL_MISC2                            0x00000078
-
-#define REG_HDMI_8960_PHY_PLL_MISC3                            0x0000007c
-
-#define REG_HDMI_8960_PHY_PLL_MISC4                            0x00000080
-
-#define REG_HDMI_8960_PHY_PLL_MISC5                            0x00000084
-
-#define REG_HDMI_8960_PHY_PLL_MISC6                            0x00000088
-
-#define REG_HDMI_8960_PHY_PLL_DEBUG_BUS0                       0x0000008c
-
-#define REG_HDMI_8960_PHY_PLL_DEBUG_BUS1                       0x00000090
-
-#define REG_HDMI_8960_PHY_PLL_DEBUG_BUS2                       0x00000094
-
-#define REG_HDMI_8960_PHY_PLL_STATUS0                          0x00000098
-#define HDMI_8960_PHY_PLL_STATUS0_PLL_LOCK                     0x00000001
-
-#define REG_HDMI_8960_PHY_PLL_STATUS1                          0x0000009c
-
-#define REG_HDMI_8x74_ANA_CFG0                                 0x00000000
-
-#define REG_HDMI_8x74_ANA_CFG1                                 0x00000004
-
-#define REG_HDMI_8x74_ANA_CFG2                                 0x00000008
-
-#define REG_HDMI_8x74_ANA_CFG3                                 0x0000000c
-
-#define REG_HDMI_8x74_PD_CTRL0                                 0x00000010
-
-#define REG_HDMI_8x74_PD_CTRL1                                 0x00000014
-
-#define REG_HDMI_8x74_GLB_CFG                                  0x00000018
-
-#define REG_HDMI_8x74_DCC_CFG0                                 0x0000001c
-
-#define REG_HDMI_8x74_DCC_CFG1                                 0x00000020
-
-#define REG_HDMI_8x74_TXCAL_CFG0                               0x00000024
-
-#define REG_HDMI_8x74_TXCAL_CFG1                               0x00000028
-
-#define REG_HDMI_8x74_TXCAL_CFG2                               0x0000002c
-
-#define REG_HDMI_8x74_TXCAL_CFG3                               0x00000030
-
-#define REG_HDMI_8x74_BIST_CFG0                                        0x00000034
-
-#define REG_HDMI_8x74_BIST_PATN0                               0x0000003c
-
-#define REG_HDMI_8x74_BIST_PATN1                               0x00000040
-
-#define REG_HDMI_8x74_BIST_PATN2                               0x00000044
-
-#define REG_HDMI_8x74_BIST_PATN3                               0x00000048
-
-#define REG_HDMI_8x74_STATUS                                   0x0000005c
-
-#define REG_HDMI_28nm_PHY_PLL_REFCLK_CFG                       0x00000000
-
-#define REG_HDMI_28nm_PHY_PLL_POSTDIV1_CFG                     0x00000004
-
-#define REG_HDMI_28nm_PHY_PLL_CHGPUMP_CFG                      0x00000008
-
-#define REG_HDMI_28nm_PHY_PLL_VCOLPF_CFG                       0x0000000c
-
-#define REG_HDMI_28nm_PHY_PLL_VREG_CFG                         0x00000010
-
-#define REG_HDMI_28nm_PHY_PLL_PWRGEN_CFG                       0x00000014
-
-#define REG_HDMI_28nm_PHY_PLL_DMUX_CFG                         0x00000018
-
-#define REG_HDMI_28nm_PHY_PLL_AMUX_CFG                         0x0000001c
-
-#define REG_HDMI_28nm_PHY_PLL_GLB_CFG                          0x00000020
-#define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B                  0x00000001
-#define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B              0x00000002
-#define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B           0x00000004
-#define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE                   0x00000008
-
-#define REG_HDMI_28nm_PHY_PLL_POSTDIV2_CFG                     0x00000024
-
-#define REG_HDMI_28nm_PHY_PLL_POSTDIV3_CFG                     0x00000028
-
-#define REG_HDMI_28nm_PHY_PLL_LPFR_CFG                         0x0000002c
-
-#define REG_HDMI_28nm_PHY_PLL_LPFC1_CFG                                0x00000030
-
-#define REG_HDMI_28nm_PHY_PLL_LPFC2_CFG                                0x00000034
-
-#define REG_HDMI_28nm_PHY_PLL_SDM_CFG0                         0x00000038
-
-#define REG_HDMI_28nm_PHY_PLL_SDM_CFG1                         0x0000003c
-
-#define REG_HDMI_28nm_PHY_PLL_SDM_CFG2                         0x00000040
-
-#define REG_HDMI_28nm_PHY_PLL_SDM_CFG3                         0x00000044
-
-#define REG_HDMI_28nm_PHY_PLL_SDM_CFG4                         0x00000048
-
-#define REG_HDMI_28nm_PHY_PLL_SSC_CFG0                         0x0000004c
-
-#define REG_HDMI_28nm_PHY_PLL_SSC_CFG1                         0x00000050
-
-#define REG_HDMI_28nm_PHY_PLL_SSC_CFG2                         0x00000054
-
-#define REG_HDMI_28nm_PHY_PLL_SSC_CFG3                         0x00000058
-
-#define REG_HDMI_28nm_PHY_PLL_LKDET_CFG0                       0x0000005c
-
-#define REG_HDMI_28nm_PHY_PLL_LKDET_CFG1                       0x00000060
-
-#define REG_HDMI_28nm_PHY_PLL_LKDET_CFG2                       0x00000064
-
-#define REG_HDMI_28nm_PHY_PLL_TEST_CFG                         0x00000068
-#define HDMI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET                        0x00000001
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG0                         0x0000006c
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG1                         0x00000070
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG2                         0x00000074
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG3                         0x00000078
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG4                         0x0000007c
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG5                         0x00000080
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG6                         0x00000084
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG7                         0x00000088
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG8                         0x0000008c
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG9                         0x00000090
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG10                                0x00000094
-
-#define REG_HDMI_28nm_PHY_PLL_CAL_CFG11                                0x00000098
-
-#define REG_HDMI_28nm_PHY_PLL_EFUSE_CFG                                0x0000009c
-
-#define REG_HDMI_28nm_PHY_PLL_DEBUG_BUS_SEL                    0x000000a0
-
-#define REG_HDMI_28nm_PHY_PLL_STATUS                           0x000000c0
-
-#define REG_HDMI_8996_PHY_CFG                                  0x00000000
-
-#define REG_HDMI_8996_PHY_PD_CTL                               0x00000004
-
-#define REG_HDMI_8996_PHY_MODE                                 0x00000008
-
-#define REG_HDMI_8996_PHY_MISR_CLEAR                           0x0000000c
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_CFG0                    0x00000010
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_CFG1                    0x00000014
-
-#define REG_HDMI_8996_PHY_TX0_TX1_PRBS_SEED_BYTE0              0x00000018
-
-#define REG_HDMI_8996_PHY_TX0_TX1_PRBS_SEED_BYTE1              0x0000001c
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_PATTERN0                        0x00000020
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_PATTERN1                        0x00000024
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_CFG0                    0x00000028
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_CFG1                    0x0000002c
-
-#define REG_HDMI_8996_PHY_TX2_TX3_PRBS_SEED_BYTE0              0x00000030
-
-#define REG_HDMI_8996_PHY_TX2_TX3_PRBS_SEED_BYTE1              0x00000034
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_PATTERN0                        0x00000038
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_PATTERN1                        0x0000003c
-
-#define REG_HDMI_8996_PHY_DEBUG_BUS_SEL                                0x00000040
-
-#define REG_HDMI_8996_PHY_TXCAL_CFG0                           0x00000044
-
-#define REG_HDMI_8996_PHY_TXCAL_CFG1                           0x00000048
-
-#define REG_HDMI_8996_PHY_TX0_TX1_LANE_CTL                     0x0000004c
-
-#define REG_HDMI_8996_PHY_TX2_TX3_LANE_CTL                     0x00000050
-
-#define REG_HDMI_8996_PHY_LANE_BIST_CONFIG                     0x00000054
-
-#define REG_HDMI_8996_PHY_CLOCK                                        0x00000058
-
-#define REG_HDMI_8996_PHY_MISC1                                        0x0000005c
-
-#define REG_HDMI_8996_PHY_MISC2                                        0x00000060
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS0                 0x00000064
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS1                 0x00000068
-
-#define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS2                 0x0000006c
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS0                 0x00000070
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS1                 0x00000074
-
-#define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS2                 0x00000078
-
-#define REG_HDMI_8996_PHY_PRE_MISR_STATUS0                     0x0000007c
-
-#define REG_HDMI_8996_PHY_PRE_MISR_STATUS1                     0x00000080
-
-#define REG_HDMI_8996_PHY_PRE_MISR_STATUS2                     0x00000084
-
-#define REG_HDMI_8996_PHY_PRE_MISR_STATUS3                     0x00000088
-
-#define REG_HDMI_8996_PHY_POST_MISR_STATUS0                    0x0000008c
-
-#define REG_HDMI_8996_PHY_POST_MISR_STATUS1                    0x00000090
-
-#define REG_HDMI_8996_PHY_POST_MISR_STATUS2                    0x00000094
-
-#define REG_HDMI_8996_PHY_POST_MISR_STATUS3                    0x00000098
-
-#define REG_HDMI_8996_PHY_STATUS                               0x0000009c
-
-#define REG_HDMI_8996_PHY_MISC3_STATUS                         0x000000a0
-
-#define REG_HDMI_8996_PHY_MISC4_STATUS                         0x000000a4
-
-#define REG_HDMI_8996_PHY_DEBUG_BUS0                           0x000000a8
-
-#define REG_HDMI_8996_PHY_DEBUG_BUS1                           0x000000ac
-
-#define REG_HDMI_8996_PHY_DEBUG_BUS2                           0x000000b0
-
-#define REG_HDMI_8996_PHY_DEBUG_BUS3                           0x000000b4
-
-#define REG_HDMI_8996_PHY_PHY_REVISION_ID0                     0x000000b8
-
-#define REG_HDMI_8996_PHY_PHY_REVISION_ID1                     0x000000bc
-
-#define REG_HDMI_8996_PHY_PHY_REVISION_ID2                     0x000000c0
-
-#define REG_HDMI_8996_PHY_PHY_REVISION_ID3                     0x000000c4
-
-#define REG_HDMI_PHY_QSERDES_COM_ATB_SEL1                      0x00000000
-
-#define REG_HDMI_PHY_QSERDES_COM_ATB_SEL2                      0x00000004
-
-#define REG_HDMI_PHY_QSERDES_COM_FREQ_UPDATE                   0x00000008
-
-#define REG_HDMI_PHY_QSERDES_COM_BG_TIMER                      0x0000000c
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_EN_CENTER                 0x00000010
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_ADJ_PER1                  0x00000014
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_ADJ_PER2                  0x00000018
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_PER1                      0x0000001c
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_PER2                      0x00000020
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_STEP_SIZE1                        0x00000024
-
-#define REG_HDMI_PHY_QSERDES_COM_SSC_STEP_SIZE2                        0x00000028
-
-#define REG_HDMI_PHY_QSERDES_COM_POST_DIV                      0x0000002c
-
-#define REG_HDMI_PHY_QSERDES_COM_POST_DIV_MUX                  0x00000030
-
-#define REG_HDMI_PHY_QSERDES_COM_BIAS_EN_CLKBUFLR_EN           0x00000034
-
-#define REG_HDMI_PHY_QSERDES_COM_CLK_ENABLE1                   0x00000038
-
-#define REG_HDMI_PHY_QSERDES_COM_SYS_CLK_CTRL                  0x0000003c
-
-#define REG_HDMI_PHY_QSERDES_COM_SYSCLK_BUF_ENABLE             0x00000040
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_EN                                0x00000044
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_IVCO                      0x00000048
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE0               0x0000004c
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE0               0x00000050
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE0               0x00000054
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE1               0x00000058
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE1               0x0000005c
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE1               0x00000060
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE2               0x00000064
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD0                     0x00000064
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE2               0x00000068
-
-#define REG_HDMI_PHY_QSERDES_COM_EP_CLOCK_DETECT_CTRL          0x00000068
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE2               0x0000006c
-
-#define REG_HDMI_PHY_QSERDES_COM_SYSCLK_DET_COMP_STATUS                0x0000006c
-
-#define REG_HDMI_PHY_QSERDES_COM_BG_TRIM                       0x00000070
-
-#define REG_HDMI_PHY_QSERDES_COM_CLK_EP_DIV                    0x00000074
-
-#define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE0                 0x00000078
-
-#define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE1                 0x0000007c
-
-#define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE2                 0x00000080
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD1                     0x00000080
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE0               0x00000084
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE1               0x00000088
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE2               0x0000008c
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD2                     0x0000008c
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE0               0x00000090
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE1               0x00000094
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE2               0x00000098
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD3                     0x00000098
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_CNTRL                     0x0000009c
-
-#define REG_HDMI_PHY_QSERDES_COM_PHASE_SEL_CTRL                        0x000000a0
-
-#define REG_HDMI_PHY_QSERDES_COM_PHASE_SEL_DC                  0x000000a4
-
-#define REG_HDMI_PHY_QSERDES_COM_CORE_CLK_IN_SYNC_SEL          0x000000a8
-
-#define REG_HDMI_PHY_QSERDES_COM_BIAS_EN_CTRL_BY_PSM           0x000000a8
-
-#define REG_HDMI_PHY_QSERDES_COM_SYSCLK_EN_SEL                 0x000000ac
-
-#define REG_HDMI_PHY_QSERDES_COM_CML_SYSCLK_SEL                        0x000000b0
-
-#define REG_HDMI_PHY_QSERDES_COM_RESETSM_CNTRL                 0x000000b4
-
-#define REG_HDMI_PHY_QSERDES_COM_RESETSM_CNTRL2                        0x000000b8
-
-#define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CTRL                  0x000000bc
-
-#define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CTRL2                 0x000000c0
-
-#define REG_HDMI_PHY_QSERDES_COM_RESCODE_DIV_NUM               0x000000c4
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP_EN                   0x000000c8
-
-#define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP_CFG                  0x000000cc
-
-#define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE0               0x000000d0
-
-#define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE1               0x000000d4
-
-#define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE2               0x000000d8
-
-#define REG_HDMI_PHY_QSERDES_COM_VCOCAL_DEADMAN_CTRL           0x000000d8
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE0         0x000000dc
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE0         0x000000e0
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE0         0x000000e4
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE1         0x000000e8
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE1         0x000000ec
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE1         0x000000f0
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE2         0x000000f4
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MINVAL1              0x000000f4
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE2         0x000000f8
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MINVAL2              0x000000f8
-
-#define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE2         0x000000fc
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD4                     0x000000fc
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_INITVAL             0x00000100
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_EN                  0x00000104
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE0         0x00000108
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE0         0x0000010c
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE1         0x00000110
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE1         0x00000114
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE2         0x00000118
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAXVAL1              0x00000118
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE2         0x0000011c
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAXVAL2              0x0000011c
-
-#define REG_HDMI_PHY_QSERDES_COM_RES_TRIM_CONTROL2             0x00000120
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_CTRL                 0x00000124
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAP                  0x00000128
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE0               0x0000012c
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE0               0x00000130
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE1               0x00000134
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE1               0x00000138
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE2               0x0000013c
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_INITVAL1             0x0000013c
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE2               0x00000140
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_INITVAL2             0x00000140
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_TIMER1               0x00000144
-
-#define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_TIMER2               0x00000148
-
-#define REG_HDMI_PHY_QSERDES_COM_SAR                           0x0000014c
-
-#define REG_HDMI_PHY_QSERDES_COM_SAR_CLK                       0x00000150
-
-#define REG_HDMI_PHY_QSERDES_COM_SAR_CODE_OUT_STATUS           0x00000154
-
-#define REG_HDMI_PHY_QSERDES_COM_SAR_CODE_READY_STATUS         0x00000158
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_STATUS                    0x0000015c
-
-#define REG_HDMI_PHY_QSERDES_COM_RESET_SM_STATUS               0x00000160
-
-#define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CODE_STATUS           0x00000164
-
-#define REG_HDMI_PHY_QSERDES_COM_PLLCAL_CODE1_STATUS           0x00000168
-
-#define REG_HDMI_PHY_QSERDES_COM_PLLCAL_CODE2_STATUS           0x0000016c
-
-#define REG_HDMI_PHY_QSERDES_COM_BG_CTRL                       0x00000170
-
-#define REG_HDMI_PHY_QSERDES_COM_CLK_SELECT                    0x00000174
-
-#define REG_HDMI_PHY_QSERDES_COM_HSCLK_SEL                     0x00000178
-
-#define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_BINCODE_STATUS      0x0000017c
-
-#define REG_HDMI_PHY_QSERDES_COM_PLL_ANALOG                    0x00000180
-
-#define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV                   0x00000184
-
-#define REG_HDMI_PHY_QSERDES_COM_SW_RESET                      0x00000188
-
-#define REG_HDMI_PHY_QSERDES_COM_CORE_CLK_EN                   0x0000018c
-
-#define REG_HDMI_PHY_QSERDES_COM_C_READY_STATUS                        0x00000190
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_CONFIG                    0x00000194
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RATE_OVERRIDE             0x00000198
-
-#define REG_HDMI_PHY_QSERDES_COM_SVS_MODE_CLK_SEL              0x0000019c
-
-#define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS0                    0x000001a0
-
-#define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS1                    0x000001a4
-
-#define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS2                    0x000001a8
-
-#define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS3                    0x000001ac
-
-#define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS_SEL                 0x000001b0
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_MISC1                     0x000001b4
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_MISC2                     0x000001b8
-
-#define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV_MODE1             0x000001bc
-
-#define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV_MODE2             0x000001c0
-
-#define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD5                     0x000001c4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_MODE_LANENO            0x00000000
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_INVERT                 0x00000004
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_CLKBUF_ENABLE               0x00000008
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_ONE             0x0000000c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_TWO             0x00000010
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_THREE           0x00000014
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_EMP_POST1_LVL            0x00000018
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_POST2_EMPH               0x0000001c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_BOOST_LVL_UP_DN          0x00000020
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_HP_PD_ENABLES               0x00000024
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_IDLE_LVL_LARGE_AMP       0x00000028
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_DRV_LVL                  0x0000002c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_DRV_LVL_OFFSET           0x00000030
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RESET_TSYNC_EN              0x00000034
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PRE_STALL_LDO_BOOST_EN      0x00000038
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_BAND                     0x0000003c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_SLEW_CNTL                   0x00000040
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_INTERFACE_SELECT            0x00000044
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_LPB_EN                      0x00000048
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_TX            0x0000004c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_RX            0x00000050
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_OFFSET                0x00000054
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PERL_LENGTH1                        0x00000058
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PERL_LENGTH2                        0x0000005c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_SERDES_BYP_EN_OUT           0x00000060
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_DEBUG_BUS_SEL               0x00000064
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN    0x00000068
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_POL_INV                  0x0000006c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PARRATE_REC_DETECT_IDLE_EN  0x00000070
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN1               0x00000074
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN2               0x00000078
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN3               0x0000007c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN4               0x00000080
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN5               0x00000084
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN6               0x00000088
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN7               0x0000008c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN8               0x00000090
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_LANE_MODE                   0x00000094
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_IDAC_CAL_LANE_MODE          0x00000098
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_IDAC_CAL_LANE_MODE_CONFIGURATION    0x0000009c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_ATB_SEL1                    0x000000a0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_ATB_SEL2                    0x000000a4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RCV_DETECT_LVL              0x000000a8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RCV_DETECT_LVL_2            0x000000ac
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED1                  0x000000b0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED2                  0x000000b4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED3                  0x000000b8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED4                  0x000000bc
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RESET_GEN                   0x000000c0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_RESET_GEN_MUXES             0x000000c4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TRAN_DRVR_EMP_EN            0x000000c8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_INTERFACE_MODE           0x000000cc
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_CTRL                    0x000000d0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_ENCODED_OR_DATA         0x000000d4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_1_DIVIDER_BAND2    0x000000d8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_2_DIVIDER_BAND2    0x000000dc
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_3_DIVIDER_BAND2    0x000000e0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_4_DIVIDER_BAND2    0x000000e4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_1_DIVIDER_BAND0_1  0x000000e8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_2_DIVIDER_BAND0_1  0x000000ec
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_3_DIVIDER_BAND0_1  0x000000f0
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_4_DIVIDER_BAND0_1  0x000000f4
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_VMODE_CTRL1                 0x000000f8
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_VMODE_CTRL2                 0x000000fc
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_ALOG_INTF_OBSV_CNTL      0x00000100
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_STATUS                 0x00000104
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_ERROR_COUNT1           0x00000108
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_BIST_ERROR_COUNT2           0x0000010c
-
-#define REG_HDMI_PHY_QSERDES_TX_LX_TX_ALOG_INTF_OBSV           0x00000110
-
-
-#endif /* HDMI_XML */