iio: frequency: adf4371: Fix alignment for DMA safety
authorJonathan Cameron <Jonathan.Cameron@huawei.com>
Sun, 8 May 2022 17:56:47 +0000 (18:56 +0100)
committerJonathan Cameron <Jonathan.Cameron@huawei.com>
Tue, 14 Jun 2022 10:53:17 +0000 (11:53 +0100)
____cacheline_aligned is an insufficient guarantee for non-coherent DMA
on platforms with 128 byte cachelines above L1.  Switch to the updated
IIO_DMA_MINALIGN definition.

Fixes: 7f699bd14913 ("iio: frequency: adf4371: Add support for ADF4371 PLL")
Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Acked-by: Nuno Sá <nuno.sa@analog.com>
Link: https://lore.kernel.org/r/20220508175712.647246-68-jic23@kernel.org
drivers/iio/frequency/adf4371.c

index ecd5e18995adc6c62e44d319730aebec3c2f640e..135c8cedc33dcf945447045ff25d4ea12700bf68 100644 (file)
@@ -175,7 +175,7 @@ struct adf4371_state {
        unsigned int mod2;
        unsigned int rf_div_sel;
        unsigned int ref_div_factor;
-       u8 buf[10] ____cacheline_aligned;
+       u8 buf[10] __aligned(IIO_DMA_MINALIGN);
 };
 
 static unsigned long long adf4371_pll_fract_n_get_rate(struct adf4371_state *st,