clk: qcom: dispcc-sdm845: Adjust internal GDSC wait times
authorKonrad Dybcio <konrad.dybcio@linaro.org>
Wed, 3 Jan 2024 20:20:18 +0000 (21:20 +0100)
committerBjorn Andersson <andersson@kernel.org>
Fri, 16 Feb 2024 17:43:05 +0000 (11:43 -0600)
SDM845 downstream uses non-default values for GDSC internal waits.
Program them accordingly to avoid surprises.

Fixes: 81351776c9fb ("clk: qcom: Add display clock controller driver for SDM845")
Signed-off-by: Konrad Dybcio <konrad.dybcio@linaro.org>
Tested-by: Caleb Connolly <caleb.connolly@linaro.org> # OnePlus 6
Link: https://lore.kernel.org/r/20240103-topic-845gdsc-v1-1-368efbe1a61d@linaro.org
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
drivers/clk/qcom/dispcc-sdm845.c

index 501dc29f8054c66508a032157c3b4062a32b9ed9..b84fdd17c3d8c699341123a34c71dbcb9972da34 100644 (file)
@@ -759,6 +759,8 @@ static struct clk_branch disp_cc_mdss_vsync_clk = {
 
 static struct gdsc mdss_gdsc = {
        .gdscr = 0x3000,
+       .en_few_wait_val = 0x6,
+       .en_rest_wait_val = 0x5,
        .pd = {
                .name = "mdss_gdsc",
        },