arm64: dts: qcom: sc8280xp: add p1 register blocks to DP nodes
authorDmitry Baryshkov <dmitry.baryshkov@linaro.org>
Wed, 18 Jan 2023 03:17:18 +0000 (05:17 +0200)
committerBjorn Andersson <andersson@kernel.org>
Tue, 31 Jan 2023 21:20:17 +0000 (15:20 -0600)
Per DT bindings add p1 register blocks to all DP controllers on SC8280XP
platform.

Fixes: 6f299ae7f96d ("arm64: dts: qcom: sc8280xp: add p1 register blocks to DP nodes")
Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20230118031718.1714861-4-dmitry.baryshkov@linaro.org
arch/arm64/boot/dts/qcom/sc8280xp.dtsi

index fa2d0d7d1367740590cca7d941e9ba6a539e9be2..dceb7eb3106b66685c4fe19f0d26c5e601742f97 100644 (file)
                                reg = <0 0xae9a000 0 0x200>,
                                      <0 0xae9a200 0 0x200>,
                                      <0 0xae9a400 0 0x600>,
-                                     <0 0xae9b000 0 0x400>;
+                                     <0 0xae9b000 0 0x400>,
+                                     <0 0xae9b400 0 0x400>;
 
                                clocks = <&dispcc0 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc0 DISP_CC_MDSS_DPTX2_AUX_CLK>,
                                reg = <0 0xaea0000 0 0x200>,
                                      <0 0xaea0200 0 0x200>,
                                      <0 0xaea0400 0 0x600>,
-                                     <0 0xaea1000 0 0x400>;
+                                     <0 0xaea1000 0 0x400>,
+                                     <0 0xaea1400 0 0x400>;
 
                                clocks = <&dispcc0 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc0 DISP_CC_MDSS_DPTX3_AUX_CLK>,
                                reg = <0 0x22090000 0 0x200>,
                                      <0 0x22090200 0 0x200>,
                                      <0 0x22090400 0 0x600>,
-                                     <0 0x22091000 0 0x400>;
+                                     <0 0x22091000 0 0x400>,
+                                     <0 0x22091400 0 0x400>;
 
                                clocks = <&dispcc1 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc1 DISP_CC_MDSS_DPTX0_AUX_CLK>,
                                reg = <0 0x22098000 0 0x200>,
                                      <0 0x22098200 0 0x200>,
                                      <0 0x22098400 0 0x600>,
-                                     <0 0x22099000 0 0x400>;
+                                     <0 0x22099000 0 0x400>,
+                                     <0 0x22099400 0 0x400>;
 
                                clocks = <&dispcc1 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc1 DISP_CC_MDSS_DPTX1_AUX_CLK>,
                                reg = <0 0x2209a000 0 0x200>,
                                      <0 0x2209a200 0 0x200>,
                                      <0 0x2209a400 0 0x600>,
-                                     <0 0x2209b000 0 0x400>;
+                                     <0 0x2209b000 0 0x400>,
+                                     <0 0x2209b400 0 0x400>;
 
                                clocks = <&dispcc1 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc1 DISP_CC_MDSS_DPTX2_AUX_CLK>,
                                reg = <0 0x220a0000 0 0x200>,
                                      <0 0x220a0200 0 0x200>,
                                      <0 0x220a0400 0 0x600>,
-                                     <0 0x220a1000 0 0x400>;
+                                     <0 0x220a1000 0 0x400>,
+                                     <0 0x220a1400 0 0x400>;
 
                                clocks = <&dispcc1 DISP_CC_MDSS_AHB_CLK>,
                                         <&dispcc1 DISP_CC_MDSS_DPTX3_AUX_CLK>,