PCI: aardvark: Replace custom PCIE_CORE_INT_* macros with PCI_INTERRUPT_*
authorPali Rohár <pali@kernel.org>
Mon, 10 Jan 2022 01:49:56 +0000 (02:49 +0100)
committerLorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Tue, 8 Feb 2022 10:40:41 +0000 (10:40 +0000)
Header file linux/pci.h defines enum pci_interrupt_pin with corresponding
PCI_INTERRUPT_* values.

Link: https://lore.kernel.org/r/20220110015018.26359-2-kabel@kernel.org
Signed-off-by: Pali Rohár <pali@kernel.org>
Signed-off-by: Marek Behún <kabel@kernel.org>
Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Reviewed-by: Bjorn Helgaas <bhelgaas@google.com>
drivers/pci/controller/pci-aardvark.c

index 4f5b44827d21329d94ffe63a7efd3dc3e08f8283..01f66a78347a12c4596ccf1cff93930c9613164e 100644 (file)
 #define     PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN                        BIT(6)
 #define     PCIE_CORE_ERR_CAPCTL_ECRC_CHCK                     BIT(7)
 #define     PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV                 BIT(8)
-#define     PCIE_CORE_INT_A_ASSERT_ENABLE                      1
-#define     PCIE_CORE_INT_B_ASSERT_ENABLE                      2
-#define     PCIE_CORE_INT_C_ASSERT_ENABLE                      3
-#define     PCIE_CORE_INT_D_ASSERT_ENABLE                      4
 /* PIO registers base address and register offsets */
 #define PIO_BASE_ADDR                          0x4000
 #define PIO_CTRL                               (PIO_BASE_ADDR + 0x0)
@@ -959,7 +955,7 @@ static int advk_sw_pci_bridge_init(struct advk_pcie *pcie)
        bridge->conf.pref_mem_limit = cpu_to_le16(PCI_PREF_RANGE_TYPE_64);
 
        /* Support interrupt A for MSI feature */
-       bridge->conf.intpin = PCIE_CORE_INT_A_ASSERT_ENABLE;
+       bridge->conf.intpin = PCI_INTERRUPT_INTA;
 
        /* Aardvark HW provides PCIe Capability structure in version 2 */
        bridge->pcie_conf.cap = cpu_to_le16(2);