iio: dac: ad5770r: Fix alignment for DMA safety
authorJonathan Cameron <Jonathan.Cameron@huawei.com>
Sun, 8 May 2022 17:56:34 +0000 (18:56 +0100)
committerJonathan Cameron <Jonathan.Cameron@huawei.com>
Tue, 14 Jun 2022 10:53:16 +0000 (11:53 +0100)
____cacheline_aligned is an insufficient guarantee for non-coherent DMA
on platforms with 128 byte cachelines above L1.  Switch to the updated
IIO_DMA_MINALIGN definition.

Fixes: cbbb819837f6 ("iio: dac: ad5770r: Add AD5770R support")
Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Cc: Alexandru Tachici <alexandru.tachici@analog.com>
Acked-by: Nuno Sá <nuno.sa@analog.com>
Link: https://lore.kernel.org/r/20220508175712.647246-55-jic23@kernel.org
drivers/iio/dac/ad5770r.c

index 7e2fd32e993a6cc68baf55b5d413a5546eb59dff..f66d67402e4365360816a949c32e7d3e9ecbb22e 100644 (file)
@@ -140,7 +140,7 @@ struct ad5770r_state {
        bool                            ch_pwr_down[AD5770R_MAX_CHANNELS];
        bool                            internal_ref;
        bool                            external_res;
-       u8                              transf_buf[2] ____cacheline_aligned;
+       u8                              transf_buf[2] __aligned(IIO_DMA_MINALIGN);
 };
 
 static const struct regmap_config ad5770r_spi_regmap_config = {