projects
/
linux.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
4b58a01
)
clk: versaclock5: Convert to use maple tree register cache
author
Mark Brown
<broonie@kernel.org>
Fri, 29 Sep 2023 14:26:07 +0000
(16:26 +0200)
committer
Stephen Boyd
<sboyd@kernel.org>
Tue, 10 Oct 2023 03:31:23 +0000
(20:31 -0700)
The maple tree register cache is based on a much more modern data structure
than the rbtree cache and makes optimisation choices which are probably
more appropriate for modern systems than those made by the rbtree cache.
Signed-off-by: Mark Brown <broonie@kernel.org>
Link:
https://lore.kernel.org/r/20230929-clk-maple-versaclk-v1-3-24dd5b3d8689@kernel.org
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/clk-versaclock5.c
patch
|
blob
|
history
diff --git
a/drivers/clk/clk-versaclock5.c
b/drivers/clk/clk-versaclock5.c
index 17cbb30d20adff916dc7d2d6c45ba7846e624cb1..6d31cd54d7cfa7a0ac417ba7a1cfce93842c902c 100644
(file)
--- a/
drivers/clk/clk-versaclock5.c
+++ b/
drivers/clk/clk-versaclock5.c
@@
-217,7
+217,7
@@
static bool vc5_regmap_is_writeable(struct device *dev, unsigned int reg)
static const struct regmap_config vc5_regmap_config = {
.reg_bits = 8,
.val_bits = 8,
- .cache_type = REGCACHE_
RBTRE
E,
+ .cache_type = REGCACHE_
MAPL
E,
.max_register = 0x76,
.writeable_reg = vc5_regmap_is_writeable,
};