u32 val, sd_fc;
        unsigned int i;
 
-       val = clk_readl(clock->reg);
+       val = readl(clock->reg);
 
        sd_fc = val & CPG_SD_FC_MASK;
        for (i = 0; i < clock->div_num; i++)
        val &= ~(CPG_SD_STP_MASK);
        val |= clock->div_table[i].val & CPG_SD_STP_MASK;
 
-       clk_writel(val, clock->reg);
+       writel(val, clock->reg);
 
        return 0;
 }
 {
        struct sd_clock *clock = to_sd_clock(hw);
 
-       clk_writel(clk_readl(clock->reg) | CPG_SD_STP_MASK, clock->reg);
+       writel(readl(clock->reg) | CPG_SD_STP_MASK, clock->reg);
 }
 
 static int cpg_sd_clock_is_enabled(struct clk_hw *hw)
 {
        struct sd_clock *clock = to_sd_clock(hw);
 
-       return !(clk_readl(clock->reg) & CPG_SD_STP_MASK);
+       return !(readl(clock->reg) & CPG_SD_STP_MASK);
 }
 
 static unsigned long cpg_sd_clock_recalc_rate(struct clk_hw *hw,
        u32 val, sd_fc;
        unsigned int i;
 
-       val = clk_readl(clock->reg);
+       val = readl(clock->reg);
 
        sd_fc = val & CPG_SD_FC_MASK;
        for (i = 0; i < clock->div_num; i++)
        if (i >= clock->div_num)
                return -EINVAL;
 
-       val = clk_readl(clock->reg);
+       val = readl(clock->reg);
        val &= ~(CPG_SD_STP_MASK | CPG_SD_FC_MASK);
        val |= clock->div_table[i].val & (CPG_SD_STP_MASK | CPG_SD_FC_MASK);
-       clk_writel(val, clock->reg);
+       writel(val, clock->reg);
 
        return 0;
 }