projects
/
linux.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
56d3473
)
phy: cadence: Sierra: Make "phy_clk" and "sierra_apb" optional resources
author
Kishon Vijay Abraham I
<kishon@ti.com>
Mon, 16 Dec 2019 09:57:00 +0000
(15:27 +0530)
committer
Kishon Vijay Abraham I
<kishon@ti.com>
Wed, 8 Jan 2020 07:28:06 +0000
(12:58 +0530)
Certain platforms like TI J721E using Cadence Sierra Serdes
doesn't provide explicit phy_clk and reset (APB reset) control.
Make them optional here.
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
drivers/phy/cadence/phy-cadence-sierra.c
patch
|
blob
|
history
diff --git
a/drivers/phy/cadence/phy-cadence-sierra.c
b/drivers/phy/cadence/phy-cadence-sierra.c
index de10402f2931883ebe13659e8971e84ca692eda5..bed68c25682f25d3a7d8a1642546e3dca94a8ba8 100644
(file)
--- a/
drivers/phy/cadence/phy-cadence-sierra.c
+++ b/
drivers/phy/cadence/phy-cadence-sierra.c
@@
-193,7
+193,7
@@
static int cdns_sierra_phy_probe(struct platform_device *pdev)
platform_set_drvdata(pdev, sp);
- sp->clk = devm_clk_get(dev, "phy_clk");
+ sp->clk = devm_clk_get
_optional
(dev, "phy_clk");
if (IS_ERR(sp->clk)) {
dev_err(dev, "failed to get clock phy_clk\n");
return PTR_ERR(sp->clk);
@@
-205,7
+205,7
@@
static int cdns_sierra_phy_probe(struct platform_device *pdev)
return PTR_ERR(sp->phy_rst);
}
- sp->apb_rst = devm_reset_control_get(dev, "sierra_apb");
+ sp->apb_rst = devm_reset_control_get
_optional
(dev, "sierra_apb");
if (IS_ERR(sp->apb_rst)) {
dev_err(dev, "failed to get apb reset\n");
return PTR_ERR(sp->apb_rst);