riscv: hwprobe: export Zvfh[min] ISA extensions
authorClément Léger <cleger@rivosinc.com>
Tue, 14 Nov 2023 14:12:52 +0000 (09:12 -0500)
committerPalmer Dabbelt <palmer@rivosinc.com>
Tue, 12 Dec 2023 23:45:13 +0000 (15:45 -0800)
Export Zvfh[min] ISA extension[1] through hwprobe.

Link: https://drive.google.com/file/d/1_Yt60HGAf1r1hx7JnsIptw0sqkBd9BQ8/view
Signed-off-by: Clément Léger <cleger@rivosinc.com>
Reviewed-by: Evan Green <evan@rivosinc.com>
Link: https://lore.kernel.org/r/20231114141256.126749-17-cleger@rivosinc.com
Signed-off-by: Palmer Dabbelt <palmer@rivosinc.com>
Documentation/arch/riscv/hwprobe.rst
arch/riscv/include/uapi/asm/hwprobe.h
arch/riscv/kernel/sys_riscv.c

index aa8ebeeddfe65612c789b36297b416dcab9c2b28..896ecfbbe5f4719076a667583ac7104d5ba8c73e 100644 (file)
@@ -149,6 +149,14 @@ The following keys are defined:
   * :c:macro:`RISCV_HWPROBE_EXT_ZIHINTNTL`: The Zihintntl extension version 1.0
        is supported as defined in the RISC-V ISA manual.
 
+  * :c:macro:`RISCV_HWPROBE_EXT_ZVFH`: The Zvfh extension is supported as
+       defined in the RISC-V Vector manual starting from commit e2ccd0548d6c
+       ("Remove draft warnings from Zvfh[min]").
+
+  * :c:macro:`RISCV_HWPROBE_EXT_ZVFHMIN`: The Zvfhmin extension is supported as
+       defined in the RISC-V Vector manual starting from commit e2ccd0548d6c
+       ("Remove draft warnings from Zvfh[min]").
+
 * :c:macro:`RISCV_HWPROBE_KEY_CPUPERF_0`: A bitmask that contains performance
   information about the selected set of processors.
 
index d72c69ea0740f69e0abd3ac8726b30c5aebf81e5..fffc69d9f6bae66b6a112ffe3ef17d4dc671581a 100644 (file)
@@ -53,6 +53,8 @@ struct riscv_hwprobe {
 #define                RISCV_HWPROBE_EXT_ZFH           (1 << 27)
 #define                RISCV_HWPROBE_EXT_ZFHMIN        (1 << 28)
 #define                RISCV_HWPROBE_EXT_ZIHINTNTL     (1 << 29)
+#define                RISCV_HWPROBE_EXT_ZVFH          (1 << 30)
+#define                RISCV_HWPROBE_EXT_ZVFHMIN       (1 << 31)
 #define RISCV_HWPROBE_KEY_CPUPERF_0    5
 #define                RISCV_HWPROBE_MISALIGNED_UNKNOWN        (0 << 0)
 #define                RISCV_HWPROBE_MISALIGNED_EMULATED       (1 << 0)
index a46e4f6821dd43b86f3723b2b5d15923506ee3fd..e90537593f5fedea73d3fc65a7842d1ca13bddcc 100644 (file)
@@ -186,6 +186,8 @@ static void hwprobe_isa_ext0(struct riscv_hwprobe *pair,
                        EXT_KEY(ZVKSED);
                        EXT_KEY(ZVKSH);
                        EXT_KEY(ZVKT);
+                       EXT_KEY(ZVFH);
+                       EXT_KEY(ZVFHMIN);
                }
 
                if (has_fpu()) {