target-sh4: optimize addc using add2
authorAurelien Jarno <aurelien@aurel32.net>
Sun, 24 May 2015 23:28:56 +0000 (01:28 +0200)
committerAurelien Jarno <aurelien@aurel32.net>
Fri, 12 Jun 2015 10:02:48 +0000 (12:02 +0200)
Reviewed-by: Richard Henderson <rth@twiddle.net>
Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
target-sh4/translate.c

index bcdf4f39f91a13e033fa6f23eede49b8e3350383..5c90fe3f31ce5c6c6c51eea8e60b4bbd070aecd3 100644 (file)
@@ -644,15 +644,12 @@ static void _decode_opc(DisasContext * ctx)
     case 0x300e:               /* addc Rm,Rn */
         {
             TCGv t0, t1;
-            t0 = tcg_temp_new();
+            t0 = tcg_const_tl(0);
             t1 = tcg_temp_new();
-            tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8));
-            tcg_gen_add_i32(t1, cpu_sr_t, t0);
-            tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), t0);
-            tcg_gen_setcond_i32(TCG_COND_GTU, t0, t0, t1);
-            tcg_gen_or_i32(cpu_sr_t, cpu_sr_t, t0);
+            tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
+            tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
+                             REG(B11_8), t0, t1, cpu_sr_t);
             tcg_temp_free(t0);
-            tcg_gen_mov_i32(REG(B11_8), t1);
             tcg_temp_free(t1);
         }
        return;