projects
/
linux.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
a9f0c0e
)
clk: rockchip: fix rk3188 sclk_mac_lbtest parameter ordering
author
Heiko Stuebner
<heiko@sntech.de>
Thu, 15 Nov 2018 11:17:30 +0000
(12:17 +0100)
committer
Heiko Stuebner
<heiko@sntech.de>
Thu, 15 Nov 2018 11:19:09 +0000
(12:19 +0100)
Similar to commit
a9f0c0e56371
("clk: rockchip: fix rk3188 sclk_smc
gate data") there is one other gate clock in the rk3188 clock driver
with a similar wrong ordering, the sclk_mac_lbtest. So fix it as well.
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
drivers/clk/rockchip/clk-rk3188.c
patch
|
blob
|
history
diff --git
a/drivers/clk/rockchip/clk-rk3188.c
b/drivers/clk/rockchip/clk-rk3188.c
index dee13dd20ba4077df0c0f3f4c66b749bfd3782d5..7c6af8e25b0c1051a9deabcc2c05331f79792c32 100644
(file)
--- a/
drivers/clk/rockchip/clk-rk3188.c
+++ b/
drivers/clk/rockchip/clk-rk3188.c
@@
-362,8
+362,8
@@
static struct rockchip_clk_branch common_clk_branches[] __initdata = {
RK2928_CLKGATE_CON(2), 5, GFLAGS),
MUX(SCLK_MAC, "sclk_macref", mux_sclk_macref_p, CLK_SET_RATE_PARENT,
RK2928_CLKSEL_CON(21), 4, 1, MFLAGS),
- GATE(0, "sclk_mac_lbtest", "sclk_macref",
- RK2928_CLKGATE_CON(2), 12,
0,
GFLAGS),
+ GATE(0, "sclk_mac_lbtest", "sclk_macref",
0,
+ RK2928_CLKGATE_CON(2), 12, GFLAGS),
COMPOSITE(0, "hsadc_src", mux_pll_src_gpll_cpll_p, 0,
RK2928_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,