* @res:       The values returned by the secure syscall
  */
 struct qcom_scm_desc {
+       u32 svc;
+       u32 cmd;
        u32 arginfo;
        u64 args[MAX_QCOM_SCM_ARGS];
+       u32 owner;
 };
 
 static u64 qcom_smccc_convention = -1;
 #define SCM_SMC_N_EXT_ARGS     (MAX_QCOM_SCM_ARGS - SCM_SMC_N_REG_ARGS + 1)
 
 static void __scm_smc_do_quirk(const struct qcom_scm_desc *desc,
-                              struct arm_smccc_res *res, u32 fn_id,
-                              u64 x5, u32 type)
+                              struct arm_smccc_res *res, u64 x5, u32 type)
 {
        u64 cmd;
        struct arm_smccc_quirk quirk = { .id = ARM_SMCCC_QUIRK_QCOM_A6 };
 
-       cmd = ARM_SMCCC_CALL_VAL(type, qcom_smccc_convention,
-                                ARM_SMCCC_OWNER_SIP, fn_id);
+       cmd = ARM_SMCCC_CALL_VAL(
+               type,
+               qcom_smccc_convention,
+               desc->owner,
+               SCM_SMC_FNID(desc->svc, desc->cmd));
 
        quirk.state.a6 = 0;
 
 }
 
 static void __scm_smc_do(const struct qcom_scm_desc *desc,
-                            struct arm_smccc_res *res, u32 fn_id,
-                            u64 x5, bool atomic)
+                        struct arm_smccc_res *res, u64 x5, bool atomic)
 {
        int retry_count = 0;
 
        if (atomic) {
-               __scm_smc_do_quirk(desc, res, fn_id, x5,
-                                        ARM_SMCCC_FAST_CALL);
+               __scm_smc_do_quirk(desc, res, x5, ARM_SMCCC_FAST_CALL);
                return;
        }
 
        do {
                mutex_lock(&qcom_scm_lock);
 
-               __scm_smc_do_quirk(desc, res, fn_id, x5,
-                                        ARM_SMCCC_STD_CALL);
+               __scm_smc_do_quirk(desc, res, x5, ARM_SMCCC_STD_CALL);
 
                mutex_unlock(&qcom_scm_lock);
 
        }  while (res->a0 == QCOM_SCM_V2_EBUSY);
 }
 
-static int __scm_smc_call(struct device *dev, u32 svc_id, u32 cmd_id,
-                                 const struct qcom_scm_desc *desc,
-                                 struct arm_smccc_res *res, bool atomic)
+static int __scm_smc_call(struct device *dev, const struct qcom_scm_desc *desc,
+                         struct arm_smccc_res *res, bool atomic)
 {
        int arglen = desc->arginfo & 0xf;
        int i;
-       u32 fn_id = SCM_SMC_FNID(svc_id, cmd_id);
        u64 x5 = desc->args[SCM_SMC_FIRST_EXT_IDX];
        dma_addr_t args_phys = 0;
        void *args_virt = NULL;
                x5 = args_phys;
        }
 
-       __scm_smc_do(desc, res, fn_id, x5, atomic);
+       __scm_smc_do(desc, res, x5, atomic);
 
        if (args_virt) {
                dma_unmap_single(dev, args_phys, alloc_len, DMA_TO_DEVICE);
  * Sends a command to the SCM and waits for the command to finish processing.
  * This should *only* be called in pre-emptible context.
  */
-static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id,
-                        const struct qcom_scm_desc *desc,
+static int qcom_scm_call(struct device *dev, const struct qcom_scm_desc *desc,
                         struct arm_smccc_res *res)
 {
        might_sleep();
-       return __scm_smc_call(dev, svc_id, cmd_id, desc, res, false);
+       return __scm_smc_call(dev, desc, res, false);
 }
 
 /**
  * Sends a command to the SCM and waits for the command to finish processing.
  * This can be called in atomic context.
  */
-static int qcom_scm_call_atomic(struct device *dev, u32 svc_id, u32 cmd_id,
+static int qcom_scm_call_atomic(struct device *dev,
                                const struct qcom_scm_desc *desc,
                                struct arm_smccc_res *res)
 {
-       return __scm_smc_call(dev, svc_id, cmd_id, desc, res, true);
+       return __scm_smc_call(dev, desc, res, true);
 }
 
 /**
 int __qcom_scm_is_call_available(struct device *dev, u32 svc_id, u32 cmd_id)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_INFO,
+               .cmd = QCOM_SCM_INFO_IS_CALL_AVAIL,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.arginfo = QCOM_SCM_ARGS(1);
        desc.args[0] = SCM_SMC_FNID(svc_id, cmd_id) |
                        (ARM_SMCCC_OWNER_SIP << ARM_SMCCC_OWNER_SHIFT);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_INFO, QCOM_SCM_INFO_IS_CALL_AVAIL,
-                           &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
                        u32 req_cnt, u32 *resp)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_HDCP,
+               .cmd = QCOM_SCM_HDCP_INVOKE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        if (req_cnt > QCOM_SCM_HDCP_MAX_REQ_CNT)
        desc.args[9] = req[4].val;
        desc.arginfo = QCOM_SCM_ARGS(10);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_HDCP, QCOM_SCM_HDCP_INVOKE, &desc,
-                           &res);
+       ret = qcom_scm_call(dev, &desc, &res);
        *resp = res.a1;
 
        return ret;
 bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_IS_SUPPORTED,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = peripheral;
        desc.arginfo = QCOM_SCM_ARGS(1);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
-                               QCOM_SCM_PIL_PAS_IS_SUPPORTED,
-                               &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? false : !!res.a1;
 }
                              dma_addr_t metadata_phys)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_INIT_IMAGE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = peripheral;
        desc.args[1] = metadata_phys;
        desc.arginfo = QCOM_SCM_ARGS(2, QCOM_SCM_VAL, QCOM_SCM_RW);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, QCOM_SCM_PIL_PAS_INIT_IMAGE,
-                               &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
                              phys_addr_t addr, phys_addr_t size)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_MEM_SETUP,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = peripheral;
        desc.args[2] = size;
        desc.arginfo = QCOM_SCM_ARGS(3);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, QCOM_SCM_PIL_PAS_MEM_SETUP,
-                               &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_AUTH_AND_RESET,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = peripheral;
        desc.arginfo = QCOM_SCM_ARGS(1);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
-                               QCOM_SCM_PIL_PAS_AUTH_AND_RESET,
-                               &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_SHUTDOWN,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = peripheral;
        desc.arginfo = QCOM_SCM_ARGS(1);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, QCOM_SCM_PIL_PAS_SHUTDOWN,
-                       &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 
 int __qcom_scm_pas_mss_reset(struct device *dev, bool reset)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_PIL,
+               .cmd = QCOM_SCM_PIL_PAS_MSS_RESET,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.args[1] = 0;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, QCOM_SCM_PIL_PAS_MSS_RESET, &desc,
-                           &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 
 int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_BOOT,
+               .cmd = QCOM_SCM_BOOT_SET_REMOTE_STATE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.args[1] = id;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_BOOT, QCOM_SCM_BOOT_SET_REMOTE_STATE,
-                           &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
                          phys_addr_t dest, size_t dest_sz)
 {
        int ret;
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_MP,
+               .cmd = QCOM_SCM_MP_ASSIGN,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = mem_region;
                                     QCOM_SCM_RO, QCOM_SCM_VAL, QCOM_SCM_RO,
                                     QCOM_SCM_VAL, QCOM_SCM_VAL);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_MP,
-                           QCOM_SCM_MP_ASSIGN,
-                           &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 
 int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id, u32 spare)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_MP,
+               .cmd = QCOM_SCM_MP_RESTORE_SEC_CFG,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.args[1] = spare;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_MP, QCOM_SCM_MP_RESTORE_SEC_CFG,
-                           &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        return ret ? : res.a1;
 }
 int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
                                      size_t *size)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_MP,
+               .cmd = QCOM_SCM_MP_IOMMU_SECURE_PTBL_SIZE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.args[0] = spare;
        desc.arginfo = QCOM_SCM_ARGS(1);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_MP,
-                           QCOM_SCM_MP_IOMMU_SECURE_PTBL_SIZE, &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        if (size)
                *size = res.a1;
 int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr, u32 size,
                                      u32 spare)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_MP,
+               .cmd = QCOM_SCM_MP_IOMMU_SECURE_PTBL_INIT,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.arginfo = QCOM_SCM_ARGS(3, QCOM_SCM_RW, QCOM_SCM_VAL,
                                     QCOM_SCM_VAL);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_MP,
-                           QCOM_SCM_MP_IOMMU_SECURE_PTBL_INIT, &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
 
        /* the pg table has been initialized already, ignore the error */
        if (ret == -EPERM)
 
 int __qcom_scm_set_dload_mode(struct device *dev, bool enable)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_BOOT,
+               .cmd = QCOM_SCM_BOOT_SET_DLOAD_MODE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = QCOM_SCM_BOOT_SET_DLOAD_MODE;
        desc.args[1] = enable ? QCOM_SCM_BOOT_SET_DLOAD_MODE : 0;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       return qcom_scm_call(dev, QCOM_SCM_SVC_BOOT, QCOM_SCM_BOOT_SET_DLOAD_MODE,
-                            &desc, &res);
+       return qcom_scm_call(dev, &desc, &res);
 }
 
 int __qcom_scm_io_readl(struct device *dev, phys_addr_t addr,
                        unsigned int *val)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_IO,
+               .cmd = QCOM_SCM_IO_READ,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
        int ret;
 
        desc.args[0] = addr;
        desc.arginfo = QCOM_SCM_ARGS(1);
 
-       ret = qcom_scm_call(dev, QCOM_SCM_SVC_IO, QCOM_SCM_IO_READ,
-                           &desc, &res);
+       ret = qcom_scm_call(dev, &desc, &res);
        if (ret >= 0)
                *val = res.a1;
 
 
 int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_IO,
+               .cmd = QCOM_SCM_IO_WRITE,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = addr;
        desc.args[1] = val;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       return qcom_scm_call(dev, QCOM_SCM_SVC_IO, QCOM_SCM_IO_WRITE,
-                            &desc, &res);
+       return qcom_scm_call(dev, &desc, &res);
 }
 
 int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev, bool en)
 {
-       struct qcom_scm_desc desc = {0};
+       struct qcom_scm_desc desc = {
+               .svc = QCOM_SCM_SVC_SMMU_PROGRAM,
+               .cmd = QCOM_SCM_SMMU_CONFIG_ERRATA1,
+               .owner = ARM_SMCCC_OWNER_SIP,
+       };
        struct arm_smccc_res res;
 
        desc.args[0] = QCOM_SCM_SMMU_CONFIG_ERRATA1_CLIENT_ALL;
        desc.args[1] = en;
        desc.arginfo = QCOM_SCM_ARGS(2);
 
-       return qcom_scm_call_atomic(dev, QCOM_SCM_SVC_SMMU_PROGRAM,
-                                   QCOM_SCM_SMMU_CONFIG_ERRATA1, &desc, &res);
+       return qcom_scm_call_atomic(dev, &desc, &res);
 }