#define MMC_RX_ICMP_GD_OCTETS          0x180
 #define MMC_RX_ICMP_ERR_OCTETS         0x184
 
+/* XGMAC MMC Registers */
+#define MMC_XGMAC_TX_OCTET_GB          0x14
+#define MMC_XGMAC_TX_PKT_GB            0x1c
+#define MMC_XGMAC_TX_BROAD_PKT_G       0x24
+#define MMC_XGMAC_TX_MULTI_PKT_G       0x2c
+#define MMC_XGMAC_TX_64OCT_GB          0x34
+#define MMC_XGMAC_TX_65OCT_GB          0x3c
+#define MMC_XGMAC_TX_128OCT_GB         0x44
+#define MMC_XGMAC_TX_256OCT_GB         0x4c
+#define MMC_XGMAC_TX_512OCT_GB         0x54
+#define MMC_XGMAC_TX_1024OCT_GB                0x5c
+#define MMC_XGMAC_TX_UNI_PKT_GB                0x64
+#define MMC_XGMAC_TX_MULTI_PKT_GB      0x6c
+#define MMC_XGMAC_TX_BROAD_PKT_GB      0x74
+#define MMC_XGMAC_TX_UNDER             0x7c
+#define MMC_XGMAC_TX_OCTET_G           0x84
+#define MMC_XGMAC_TX_PKT_G             0x8c
+#define MMC_XGMAC_TX_PAUSE             0x94
+#define MMC_XGMAC_TX_VLAN_PKT_G                0x9c
+#define MMC_XGMAC_TX_LPI_USEC          0xa4
+#define MMC_XGMAC_TX_LPI_TRAN          0xa8
+
+#define MMC_XGMAC_RX_PKT_GB            0x100
+#define MMC_XGMAC_RX_OCTET_GB          0x108
+#define MMC_XGMAC_RX_OCTET_G           0x110
+#define MMC_XGMAC_RX_BROAD_PKT_G       0x118
+#define MMC_XGMAC_RX_MULTI_PKT_G       0x120
+#define MMC_XGMAC_RX_CRC_ERR           0x128
+#define MMC_XGMAC_RX_RUNT_ERR          0x130
+#define MMC_XGMAC_RX_JABBER_ERR                0x134
+#define MMC_XGMAC_RX_UNDER             0x138
+#define MMC_XGMAC_RX_OVER              0x13c
+#define MMC_XGMAC_RX_64OCT_GB          0x140
+#define MMC_XGMAC_RX_65OCT_GB          0x148
+#define MMC_XGMAC_RX_128OCT_GB         0x150
+#define MMC_XGMAC_RX_256OCT_GB         0x158
+#define MMC_XGMAC_RX_512OCT_GB         0x160
+#define MMC_XGMAC_RX_1024OCT_GB                0x168
+#define MMC_XGMAC_RX_UNI_PKT_G         0x170
+#define MMC_XGMAC_RX_LENGTH_ERR                0x178
+#define MMC_XGMAC_RX_RANGE             0x180
+#define MMC_XGMAC_RX_PAUSE             0x188
+#define MMC_XGMAC_RX_FIFOOVER_PKT      0x190
+#define MMC_XGMAC_RX_VLAN_PKT_GB       0x198
+#define MMC_XGMAC_RX_WATCHDOG_ERR      0x1a0
+#define MMC_XGMAC_RX_LPI_USEC          0x1a4
+#define MMC_XGMAC_RX_LPI_TRAN          0x1a8
+#define MMC_XGMAC_RX_DISCARD_PKT_GB    0x1ac
+#define MMC_XGMAC_RX_DISCARD_OCT_GB    0x1b4
+#define MMC_XGMAC_RX_ALIGN_ERR_PKT     0x1bc
+
+#define MMC_XGMAC_TX_FPE_FRAG          0x208
+#define MMC_XGMAC_TX_HOLD_REQ          0x20c
+#define MMC_XGMAC_RX_PKT_ASSEMBLY_ERR  0x228
+#define MMC_XGMAC_RX_PKT_SMD_ERR       0x22c
+#define MMC_XGMAC_RX_PKT_ASSEMBLY_OK   0x230
+#define MMC_XGMAC_RX_FPE_FRAG          0x234
+
 static void dwmac_mmc_ctrl(void __iomem *mmcaddr, unsigned int mode)
 {
        u32 value = readl(mmcaddr + MMC_CNTRL);
        .intr_all_mask = dwmac_mmc_intr_all_mask,
        .read = dwmac_mmc_read,
 };
+
+static void dwxgmac_mmc_ctrl(void __iomem *mmcaddr, unsigned int mode)
+{
+       u32 value = readl(mmcaddr + MMC_CNTRL);
+
+       value |= (mode & 0x3F);
+
+       writel(value, mmcaddr + MMC_CNTRL);
+}
+
+static void dwxgmac_mmc_intr_all_mask(void __iomem *mmcaddr)
+{
+       writel(MMC_DEFAULT_MASK, mmcaddr + MMC_RX_INTR_MASK);
+       writel(MMC_DEFAULT_MASK, mmcaddr + MMC_TX_INTR_MASK);
+}
+
+static void dwxgmac_read_mmc_reg(void __iomem *addr, u32 reg, u32 *dest)
+{
+       u64 tmp = 0;
+
+       tmp += readl(addr + reg);
+       tmp += ((u64 )readl(addr + reg + 0x4)) << 32;
+       if (tmp > GENMASK(31, 0))
+               *dest = ~0x0;
+       else
+               *dest = *dest + tmp;
+}
+
+/* This reads the MAC core counters (if actaully supported).
+ * by default the MMC core is programmed to reset each
+ * counter after a read. So all the field of the mmc struct
+ * have to be incremented.
+ */
+static void dwxgmac_mmc_read(void __iomem *mmcaddr, struct stmmac_counters *mmc)
+{
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_OCTET_GB,
+                            &mmc->mmc_tx_octetcount_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_PKT_GB,
+                            &mmc->mmc_tx_framecount_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_BROAD_PKT_G,
+                            &mmc->mmc_tx_broadcastframe_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_MULTI_PKT_G,
+                            &mmc->mmc_tx_multicastframe_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_64OCT_GB,
+                            &mmc->mmc_tx_64_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_65OCT_GB,
+                            &mmc->mmc_tx_65_to_127_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_128OCT_GB,
+                            &mmc->mmc_tx_128_to_255_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_256OCT_GB,
+                            &mmc->mmc_tx_256_to_511_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_512OCT_GB,
+                            &mmc->mmc_tx_512_to_1023_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_1024OCT_GB,
+                            &mmc->mmc_tx_1024_to_max_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_UNI_PKT_GB,
+                            &mmc->mmc_tx_unicast_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_MULTI_PKT_GB,
+                            &mmc->mmc_tx_multicast_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_BROAD_PKT_GB,
+                            &mmc->mmc_tx_broadcast_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_UNDER,
+                            &mmc->mmc_tx_underflow_error);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_OCTET_G,
+                            &mmc->mmc_tx_octetcount_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_PKT_G,
+                            &mmc->mmc_tx_framecount_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_PAUSE,
+                            &mmc->mmc_tx_pause_frame);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_TX_VLAN_PKT_G,
+                            &mmc->mmc_tx_vlan_frame_g);
+
+       /* MMC RX counter registers */
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_PKT_GB,
+                            &mmc->mmc_rx_framecount_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_OCTET_GB,
+                            &mmc->mmc_rx_octetcount_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_OCTET_G,
+                            &mmc->mmc_rx_octetcount_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_BROAD_PKT_G,
+                            &mmc->mmc_rx_broadcastframe_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_MULTI_PKT_G,
+                            &mmc->mmc_rx_multicastframe_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_CRC_ERR,
+                            &mmc->mmc_rx_crc_error);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_CRC_ERR,
+                            &mmc->mmc_rx_crc_error);
+       mmc->mmc_rx_run_error += readl(mmcaddr + MMC_XGMAC_RX_RUNT_ERR);
+       mmc->mmc_rx_jabber_error += readl(mmcaddr + MMC_XGMAC_RX_JABBER_ERR);
+       mmc->mmc_rx_undersize_g += readl(mmcaddr + MMC_XGMAC_RX_UNDER);
+       mmc->mmc_rx_oversize_g += readl(mmcaddr + MMC_XGMAC_RX_OVER);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_64OCT_GB,
+                            &mmc->mmc_rx_64_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_65OCT_GB,
+                            &mmc->mmc_rx_65_to_127_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_128OCT_GB,
+                            &mmc->mmc_rx_128_to_255_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_256OCT_GB,
+                            &mmc->mmc_rx_256_to_511_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_512OCT_GB,
+                            &mmc->mmc_rx_512_to_1023_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_1024OCT_GB,
+                            &mmc->mmc_rx_1024_to_max_octets_gb);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_UNI_PKT_G,
+                            &mmc->mmc_rx_unicast_g);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_LENGTH_ERR,
+                            &mmc->mmc_rx_length_error);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_RANGE,
+                            &mmc->mmc_rx_autofrangetype);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_PAUSE,
+                            &mmc->mmc_rx_pause_frames);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_FIFOOVER_PKT,
+                            &mmc->mmc_rx_fifo_overflow);
+       dwxgmac_read_mmc_reg(mmcaddr, MMC_XGMAC_RX_VLAN_PKT_GB,
+                            &mmc->mmc_rx_vlan_frames_gb);
+       mmc->mmc_rx_watchdog_error += readl(mmcaddr + MMC_XGMAC_RX_WATCHDOG_ERR);
+
+       mmc->mmc_tx_fpe_fragment_cntr += readl(mmcaddr + MMC_XGMAC_TX_FPE_FRAG);
+       mmc->mmc_tx_hold_req_cntr += readl(mmcaddr + MMC_XGMAC_TX_HOLD_REQ);
+       mmc->mmc_rx_packet_assembly_err_cntr +=
+               readl(mmcaddr + MMC_XGMAC_RX_PKT_ASSEMBLY_ERR);
+       mmc->mmc_rx_packet_smd_err_cntr +=
+               readl(mmcaddr + MMC_XGMAC_RX_PKT_SMD_ERR);
+       mmc->mmc_rx_packet_assembly_ok_cntr +=
+               readl(mmcaddr + MMC_XGMAC_RX_PKT_ASSEMBLY_OK);
+       mmc->mmc_rx_fpe_fragment_cntr +=
+               readl(mmcaddr + MMC_XGMAC_RX_FPE_FRAG);
+}
+
+const struct stmmac_mmc_ops dwxgmac_mmc_ops = {
+       .ctrl = dwxgmac_mmc_ctrl,
+       .intr_all_mask = dwxgmac_mmc_intr_all_mask,
+       .read = dwxgmac_mmc_read,
+};