projects
/
linux.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
790d929
)
clk: sunxi-ng: set the parent rate when adjustin CPUX clock on A33
author
Icenowy Zheng
<icenowy@aosc.xyz>
Tue, 13 Dec 2016 15:22:48 +0000
(23:22 +0800)
committer
Maxime Ripard
<maxime.ripard@free-electrons.com>
Mon, 2 Jan 2017 21:24:55 +0000
(22:24 +0100)
The CPUX clock on A33, which is for the Cortex-A7 cores, is designed to
be changeable by changing the rate of PLL_CPUX.
Add CLK_SET_RATE_PARENT flag to this clock.
Signed-off-by: Icenowy Zheng <icenowy@aosc.xyz>
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
drivers/clk/sunxi-ng/ccu-sun8i-a33.c
patch
|
blob
|
history
diff --git
a/drivers/clk/sunxi-ng/ccu-sun8i-a33.c
b/drivers/clk/sunxi-ng/ccu-sun8i-a33.c
index e1dc4e5b34e18d4d3ade66f7ccdbb07a208001ae..94f1c8beda8d347abe155f744af204617fff9f3f 100644
(file)
--- a/
drivers/clk/sunxi-ng/ccu-sun8i-a33.c
+++ b/
drivers/clk/sunxi-ng/ccu-sun8i-a33.c
@@
-170,7
+170,7
@@
static SUNXI_CCU_N_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1",
static const char * const cpux_parents[] = { "osc32k", "osc24M",
"pll-cpux" , "pll-cpux" };
static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
- 0x050, 16, 2, CLK_IS_CRITICAL);
+ 0x050, 16, 2, CLK_IS_CRITICAL
| CLK_SET_RATE_PARENT
);
static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);