frame->checksum = 0x100 - sum;
 }
 
-static u32 intel_infoframe_index(struct dip_infoframe *frame)
+static u32 g4x_infoframe_index(struct dip_infoframe *frame)
 {
        u32 flags = 0;
 
        return flags;
 }
 
-static u32 intel_infoframe_enable(struct dip_infoframe *frame)
+static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
 {
        u32 flags = 0;
 
                return;
 
        val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
-       val |= intel_infoframe_index(frame);
+       val |= g4x_infoframe_index(frame);
 
-       val &= ~intel_infoframe_enable(frame);
+       val &= ~g4x_infoframe_enable(frame);
        val |= VIDEO_DIP_ENABLE;
 
        I915_WRITE(VIDEO_DIP_CTL, val);
                data++;
        }
 
-       val |= intel_infoframe_enable(frame);
+       val |= g4x_infoframe_enable(frame);
        val &= ~VIDEO_DIP_FREQ_MASK;
        val |= VIDEO_DIP_FREQ_VSYNC;
 
        intel_wait_for_vblank(dev, intel_crtc->pipe);
 
        val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
-       val |= intel_infoframe_index(frame);
+       val |= g4x_infoframe_index(frame);
 
-       val &= ~intel_infoframe_enable(frame);
+       val &= ~g4x_infoframe_enable(frame);
        val |= VIDEO_DIP_ENABLE;
 
        I915_WRITE(reg, val);
                data++;
        }
 
-       val |= intel_infoframe_enable(frame);
+       val |= g4x_infoframe_enable(frame);
        val &= ~VIDEO_DIP_FREQ_MASK;
        val |= VIDEO_DIP_FREQ_VSYNC;
 
        intel_wait_for_vblank(dev, intel_crtc->pipe);
 
        val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
-       val |= intel_infoframe_index(frame);
+       val |= g4x_infoframe_index(frame);
 
        /* The DIP control register spec says that we need to update the AVI
         * infoframe without clearing its enable bit */
        if (frame->type == DIP_TYPE_AVI)
                val |= VIDEO_DIP_ENABLE_AVI;
        else
-               val &= ~intel_infoframe_enable(frame);
+               val &= ~g4x_infoframe_enable(frame);
 
        val |= VIDEO_DIP_ENABLE;
 
                data++;
        }
 
-       val |= intel_infoframe_enable(frame);
+       val |= g4x_infoframe_enable(frame);
        val &= ~VIDEO_DIP_FREQ_MASK;
        val |= VIDEO_DIP_FREQ_VSYNC;
 
        intel_wait_for_vblank(dev, intel_crtc->pipe);
 
        val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
-       val |= intel_infoframe_index(frame);
+       val |= g4x_infoframe_index(frame);
 
-       val &= ~intel_infoframe_enable(frame);
+       val &= ~g4x_infoframe_enable(frame);
        val |= VIDEO_DIP_ENABLE;
 
        I915_WRITE(reg, val);
                data++;
        }
 
-       val |= intel_infoframe_enable(frame);
+       val |= g4x_infoframe_enable(frame);
        val &= ~VIDEO_DIP_FREQ_MASK;
        val |= VIDEO_DIP_FREQ_VSYNC;