coresight: etm4x: Cleanup TRCRSCTLRn register accesses
authorJames Clark <james.clark@arm.com>
Fri, 4 Mar 2022 17:19:12 +0000 (17:19 +0000)
committerMathieu Poirier <mathieu.poirier@linaro.org>
Wed, 13 Apr 2022 17:05:56 +0000 (11:05 -0600)
This is a no-op change for style and consistency and has no effect on
the binary output by the compiler. In sysreg.h fields are defined as
the register name followed by the field name and then _MASK. This
allows for grepping for fields by name rather than using magic numbers.

Signed-off-by: James Clark <james.clark@arm.com>
Reviewed-by: Mike Leach <mike.leach@linaro.org>
Link: https://lore.kernel.org/r/20220304171913.2292458-16-james.clark@arm.com
/* Removed extra new lines */
Signed-off-by: Mathieu Poirier <mathieu.poirier@linaro.org>
drivers/hwtracing/coresight/coresight-etm4x-sysfs.c
drivers/hwtracing/coresight/coresight-etm4x.h

index 3ae6f4432646af10103a9d9ef01737f6f7dda93a..6ea8181816fc83673a8f015e58a9986c25206267 100644 (file)
@@ -1726,8 +1726,11 @@ static ssize_t res_ctrl_store(struct device *dev,
        /* For odd idx pair inversal bit is RES0 */
        if (idx % 2 != 0)
                /* PAIRINV, bit[21] */
-               val &= ~BIT(21);
-       config->res_ctrl[idx] = val & GENMASK(21, 0);
+               val &= ~TRCRSCTLRn_PAIRINV;
+       config->res_ctrl[idx] = val & (TRCRSCTLRn_PAIRINV |
+                                      TRCRSCTLRn_INV |
+                                      TRCRSCTLRn_GROUP_MASK |
+                                      TRCRSCTLRn_SELECT_MASK);
        spin_unlock(&drvdata->spinlock);
        return size;
 }
index 15704982357f199923a5c440fd1b28ff1f41d74e..33869c1d20c31acac66023b06c034cd2e426c6b6 100644 (file)
 #define TRCBBCTLR_MODE                         BIT(8)
 #define TRCBBCTLR_RANGE_MASK                   GENMASK(7, 0)
 
+#define TRCRSCTLRn_PAIRINV                     BIT(21)
+#define TRCRSCTLRn_INV                         BIT(20)
+#define TRCRSCTLRn_GROUP_MASK                  GENMASK(19, 16)
+#define TRCRSCTLRn_SELECT_MASK                 GENMASK(15, 0)
+
 /*
  * System instructions to access ETM registers.
  * See ETMv4.4 spec ARM IHI0064F section 4.3.6 System instructions