drm/i915: pass dev_priv explicitly to PIPE_WGC_C11_C10
authorJani Nikula <jani.nikula@intel.com>
Mon, 29 Apr 2024 14:02:18 +0000 (17:02 +0300)
committerJani Nikula <jani.nikula@intel.com>
Tue, 30 Apr 2024 09:14:50 +0000 (12:14 +0300)
Avoid the implicit dev_priv local variable use, and pass dev_priv
explicitly to the PIPE_WGC_C11_C10 register macro.

Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/3f7aae89cf63760bca43b54102c76b3ed2cf8735.1714399071.git.jani.nikula@intel.com
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
drivers/gpu/drm/i915/display/intel_color.c
drivers/gpu/drm/i915/display/intel_color_regs.h

index f96d6af028b69821bda20c23db904248f56a732c..11b5891a8399aceb15937f3ba1c41f879760f206 100644 (file)
@@ -621,7 +621,7 @@ static void vlv_load_wgc_csc(struct intel_crtc *crtc,
        intel_de_write_fw(dev_priv, PIPE_WGC_C02(dev_priv, pipe),
                          csc->coeff[2]);
 
-       intel_de_write_fw(dev_priv, PIPE_WGC_C11_C10(pipe),
+       intel_de_write_fw(dev_priv, PIPE_WGC_C11_C10(dev_priv, pipe),
                          csc->coeff[4] << 16 | csc->coeff[3]);
        intel_de_write_fw(dev_priv, PIPE_WGC_C12(pipe),
                          csc->coeff[5]);
@@ -646,7 +646,7 @@ static void vlv_read_wgc_csc(struct intel_crtc *crtc,
        tmp = intel_de_read_fw(dev_priv, PIPE_WGC_C02(dev_priv, pipe));
        csc->coeff[2] = tmp & 0xffff;
 
-       tmp = intel_de_read_fw(dev_priv, PIPE_WGC_C11_C10(pipe));
+       tmp = intel_de_read_fw(dev_priv, PIPE_WGC_C11_C10(dev_priv, pipe));
        csc->coeff[3] = tmp & 0xffff;
        csc->coeff[4] = tmp >> 16;
 
index 741c0b8592d9c5cae4b426de7f4f7bb87519857b..19b0255e08314fa117276a87ebe0522fac7c8c56 100644 (file)
 
 #define PIPE_WGC_C01_C00(dev_priv, pipe)               _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C01_C00)
 #define PIPE_WGC_C02(dev_priv, pipe)           _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C02)
-#define PIPE_WGC_C11_C10(pipe)         _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C11_C10)
+#define PIPE_WGC_C11_C10(dev_priv, pipe)               _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C11_C10)
 #define PIPE_WGC_C12(pipe)             _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C12)
 #define PIPE_WGC_C21_C20(pipe)         _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C21_C20)
 #define PIPE_WGC_C22(pipe)             _MMIO_TRANS2(dev_priv, pipe, _PIPE_A_WGC_C22)