arm64: dts: qcom: sm8550: misc style fixes
authorNeil Armstrong <neil.armstrong@linaro.org>
Wed, 8 Mar 2023 08:32:54 +0000 (09:32 +0100)
committerBjorn Andersson <andersson@kernel.org>
Thu, 16 Mar 2023 02:44:06 +0000 (19:44 -0700)
Miscellaneous DT fixes to remove spurious blank line and enhance readability.

Fixes: ffc50b2d3828 ("arm64: dts: qcom: Add base SM8550 dtsi")
Fixes: d7da51db5b81 ("arm64: dts: qcom: sm8550: add display hardware devices")
Signed-off-by: Neil Armstrong <neil.armstrong@linaro.org>
Reviewed-by: Konrad Dybcio <konrad.dybcio@linaro.org>
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20230308-topic-sm8550-upstream-dt-fixups-v1-3-595b02067672@linaro.org
arch/arm64/boot/dts/qcom/sm8550.dtsi

index d3a1e320306e569115daa76d1ce26a5df66ac906..8789ea42d6eb097e63704e781c4c64c405b69604 100644 (file)
                        no-map;
                };
 
-
                hyp_tags_reserved_mem: hyp-tags-reserved-region@811d0000 {
                        reg = <0 0x811d0000 0 0x30000>;
                        no-map;
 
                                assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>,
                                                  <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
-                               assigned-clock-parents = <&mdss_dsi0_phy 0>, <&mdss_dsi0_phy 1>;
+                               assigned-clock-parents = <&mdss_dsi0_phy 0>,
+                                                        <&mdss_dsi0_phy 1>;
 
                                operating-points-v2 = <&mdss_dsi_opp_table>;
 
 
                                power-domains = <&rpmhpd SM8550_MMCX>;
 
-                               assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
-                               assigned-clock-parents = <&mdss_dsi1_phy 0>, <&mdss_dsi1_phy 1>;
+                               assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>,
+                                                 <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
+                               assigned-clock-parents = <&mdss_dsi1_phy 0>,
+                                                        <&mdss_dsi1_phy 1>;
 
                                operating-points-v2 = <&mdss_dsi_opp_table>;
 
 
                intc: interrupt-controller@17100000 {
                        compatible = "arm,gic-v3";
-                       reg = <0 0x17100000 0 0x10000>, /* GICD */
+                       reg = <0 0x17100000 0 0x10000>,         /* GICD */
                              <0 0x17180000 0 0x200000>;        /* GICR * 8 */
                        ranges;
                        #interrupt-cells = <3>;