dt-bindings: spi: cadence-quadspi: document "intel,socfpga-qspi"
authorDinh Nguyen <dinguyen@kernel.org>
Mon, 22 Nov 2021 15:54:00 +0000 (09:54 -0600)
committerDinh Nguyen <dinguyen@kernel.org>
Mon, 27 Dec 2021 10:20:05 +0000 (04:20 -0600)
The QSPI controller on Intel's SoCFPGA platform does not implement the
CQSPI_REG_WR_COMPLETION_CTRL register, thus a write to this register
results in a crash.

Introduce the dts compatible "intel,socfpga-qspi" to differentiate the
hardware.

Acked-by: Pratyush Yadav <p.yadav@ti.com>
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
---
v3: revert to "intel,socfpga-qspi"
v2: change binding to "cdns,qspi-nor-0010" to be more generic for other
    platforms

Documentation/devicetree/bindings/spi/cdns,qspi-nor.yaml

index ca155abbda7a3d3d110081ea5ab27c64a110b346..037f41f58503cd8720ba7a8f0faf0d5d68680eac 100644 (file)
@@ -29,6 +29,7 @@ properties:
               - ti,am654-ospi
               - intel,lgm-qspi
               - xlnx,versal-ospi-1.0
+              - intel,socfpga-qspi
           - const: cdns,qspi-nor
       - const: cdns,qspi-nor