projects
/
qemu.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
e2c0c4e
)
target/arm: Remove writefn from TTBR0_EL3
author
Richard Henderson
<richard.henderson@linaro.org>
Wed, 24 Oct 2018 06:50:20 +0000
(07:50 +0100)
committer
Peter Maydell
<peter.maydell@linaro.org>
Wed, 24 Oct 2018 06:51:37 +0000
(07:51 +0100)
The EL3 version of this register does not include an ASID,
and so the tlb_flush performed by vmsa_ttbr_write is not needed.
Reviewed-by: Aaron Lindsay <aaron@os.amperecomputing.com>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Message-id:
20181019015617
.22583-2-richard.henderson@linaro.org
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
target/arm/helper.c
patch
|
blob
|
history
diff --git
a/target/arm/helper.c
b/target/arm/helper.c
index 9fc19a7faa037a25cfc4a9426443ee7e1ca57306..1486ff7483c3c1351d2342518611943486904178 100644
(file)
--- a/
target/arm/helper.c
+++ b/
target/arm/helper.c
@@
-4312,7
+4312,7
@@
static const ARMCPRegInfo el3_cp_reginfo[] = {
.fieldoffset = offsetof(CPUARMState, cp15.mvbar) },
{ .name = "TTBR0_EL3", .state = ARM_CP_STATE_AA64,
.opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 0,
- .access = PL3_RW, .
writefn = vmsa_ttbr_write, .
resetvalue = 0,
+ .access = PL3_RW, .resetvalue = 0,
.fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[3]) },
{ .name = "TCR_EL3", .state = ARM_CP_STATE_AA64,
.opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 2,