From: Philippe Mathieu-Daudé Date: Sun, 26 Jan 2025 13:31:44 +0000 (+0100) Subject: target/riscv: Set disassemble_info::endian value in disas_set_info() X-Git-Url: http://git.maquefel.me/?a=commitdiff_plain;h=0a8bfcbe7ca32f160c47faa9d611173b0697a698;p=qemu.git target/riscv: Set disassemble_info::endian value in disas_set_info() Have the CPUClass::disas_set_info() callback set the disassemble_info::endian field. Signed-off-by: Philippe Mathieu-Daudé Reviewed-by: Thomas Huth Reviewed-by: Richard Henderson Message-Id: <20250210212931.62401-8-philmd@linaro.org> --- diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c index 47424fd5e2..6da391738f 100644 --- a/target/riscv/cpu.c +++ b/target/riscv/cpu.c @@ -1152,6 +1152,15 @@ static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info) CPURISCVState *env = &cpu->env; info->target_info = &cpu->cfg; + /* + * A couple of bits in MSTATUS set the endianness: + * - MSTATUS_UBE (User-mode), + * - MSTATUS_SBE (Supervisor-mode), + * - MSTATUS_MBE (Machine-mode) + * but we don't implement that yet. + */ + info->endian = BFD_ENDIAN_LITTLE; + switch (env->xl) { case MXL_RV32: info->print_insn = print_insn_riscv32;