From: Rodrigo Vivi Date: Thu, 19 Jan 2023 17:41:17 +0000 (-0500) Subject: drm/xe/guc_pc: Fix Meteor Lake registers. X-Git-Url: http://git.maquefel.me/?a=commitdiff_plain;h=b3ab1b918e59c84ddaf190f75ba93be6cdea1fcb;p=linux.git drm/xe/guc_pc: Fix Meteor Lake registers. When adding the frequency management, Meteor Lake platform was left behind. Handling it properly now. Signed-off-by: Rodrigo Vivi Reviewed-by: Matthew Brost Cc: Francois Dugast Signed-off-by: Rodrigo Vivi --- diff --git a/drivers/gpu/drm/xe/xe_guc_pc.c b/drivers/gpu/drm/xe/xe_guc_pc.c index d751ee98de115..3ba0c8a351099 100644 --- a/drivers/gpu/drm/xe/xe_guc_pc.c +++ b/drivers/gpu/drm/xe/xe_guc_pc.c @@ -38,6 +38,9 @@ #define GEN12_RPSTAT1 _MMIO(0x1381b4) #define GEN12_CAGF_MASK REG_GENMASK(19, 11) +#define MTL_MIRROR_TARGET_WP1 _MMIO(0xc60) +#define MTL_CAGF_MASK REG_GENMASK(8, 0) + #define GT_FREQUENCY_MULTIPLIER 50 #define GEN9_FREQ_SCALER 3 @@ -312,7 +315,20 @@ static int pc_set_max_freq(struct xe_guc_pc *pc, u32 freq) freq); } -static void pc_update_rp_values(struct xe_guc_pc *pc) +static void mtl_update_rpe_value(struct xe_guc_pc *pc) +{ + struct xe_gt *gt = pc_to_gt(pc); + u32 reg; + + if (xe_gt_is_media_type(gt)) + reg = xe_mmio_read32(gt, MTL_MPE_FREQUENCY.reg); + else + reg = xe_mmio_read32(gt, MTL_GT_RPE_FREQUENCY.reg); + + pc->rpe_freq = REG_FIELD_GET(MTL_RPE_MASK, reg) * GT_FREQUENCY_MULTIPLIER; +} + +static void tgl_update_rpe_value(struct xe_guc_pc *pc) { struct xe_gt *gt = pc_to_gt(pc); struct xe_device *xe = gt_to_xe(gt); @@ -329,6 +345,17 @@ static void pc_update_rp_values(struct xe_guc_pc *pc) reg = xe_mmio_read32(gt, GEN10_FREQ_INFO_REC.reg); pc->rpe_freq = REG_FIELD_GET(RPE_MASK, reg) * GT_FREQUENCY_MULTIPLIER; +} + +static void pc_update_rp_values(struct xe_guc_pc *pc) +{ + struct xe_gt *gt = pc_to_gt(pc); + struct xe_device *xe = gt_to_xe(gt); + + if (xe->info.platform == XE_METEORLAKE) + mtl_update_rpe_value(pc); + else + tgl_update_rpe_value(pc); /* * RPe is decided at runtime by PCODE. In the rare case where that's @@ -343,6 +370,7 @@ static ssize_t freq_act_show(struct device *dev, { struct kobject *kobj = &dev->kobj; struct xe_gt *gt = kobj_to_gt(kobj); + struct xe_device *xe = gt_to_xe(gt); u32 freq; ssize_t ret; @@ -355,10 +383,17 @@ static ssize_t freq_act_show(struct device *dev, return ret; xe_device_mem_access_get(gt_to_xe(gt)); - freq = xe_mmio_read32(gt, GEN12_RPSTAT1.reg); + + if (xe->info.platform == XE_METEORLAKE) { + freq = xe_mmio_read32(gt, MTL_MIRROR_TARGET_WP1.reg); + freq = REG_FIELD_GET(MTL_CAGF_MASK, freq); + } else { + freq = xe_mmio_read32(gt, GEN12_RPSTAT1.reg); + freq = REG_FIELD_GET(GEN12_CAGF_MASK, freq); + } + xe_device_mem_access_put(gt_to_xe(gt)); - freq = REG_FIELD_GET(GEN12_CAGF_MASK, freq); ret = sysfs_emit(buf, "%d\n", decode_freq(freq)); XE_WARN_ON(xe_force_wake_put(gt_to_fw(gt), XE_FORCEWAKE_ALL)); @@ -607,7 +642,24 @@ static const struct attribute *pc_attrs[] = { NULL }; -static void pc_init_fused_rp_values(struct xe_guc_pc *pc) +static void mtl_init_fused_rp_values(struct xe_guc_pc *pc) +{ + struct xe_gt *gt = pc_to_gt(pc); + u32 reg; + + xe_device_assert_mem_access(pc_to_xe(pc)); + + if (xe_gt_is_media_type(gt)) + reg = xe_mmio_read32(gt, MTL_MEDIAP_STATE_CAP.reg); + else + reg = xe_mmio_read32(gt, MTL_RP_STATE_CAP.reg); + pc->rp0_freq = REG_FIELD_GET(MTL_RP0_CAP_MASK, reg) * + GT_FREQUENCY_MULTIPLIER; + pc->rpn_freq = REG_FIELD_GET(MTL_RPN_CAP_MASK, reg) * + GT_FREQUENCY_MULTIPLIER; +} + +static void tgl_init_fused_rp_values(struct xe_guc_pc *pc) { struct xe_gt *gt = pc_to_gt(pc); struct xe_device *xe = gt_to_xe(gt); @@ -623,6 +675,16 @@ static void pc_init_fused_rp_values(struct xe_guc_pc *pc) pc->rpn_freq = REG_FIELD_GET(RPN_MASK, reg) * GT_FREQUENCY_MULTIPLIER; } +static void pc_init_fused_rp_values(struct xe_guc_pc *pc) +{ + struct xe_gt *gt = pc_to_gt(pc); + struct xe_device *xe = gt_to_xe(gt); + + if (xe->info.platform == XE_METEORLAKE) + mtl_init_fused_rp_values(pc); + else + tgl_init_fused_rp_values(pc); +} static int pc_adjust_freq_bounds(struct xe_guc_pc *pc) { int ret;